

# DDR5 Server High Current PMIC on DIMM M88P5000

# **Data Sheet**

Document Number: 800119 Revision Number: 1.0 Revision Date: June 7, 2022

**Montage Technology Proprietary and Confidential** 



#### **Disclaimer**

This document contains information on products in the design phase of development. The information here is subject to change without notice. Do not finalize a design with this information.

You may not use or facilitate the use of this document in connection with any infringement or other legal analysis concerning Montage Technology's products described herein. You agree to grant Montage Technology a non-exclusive, royalty-free license to any patent claim thereafter drafted which includes subject matter disclosed herein.

No license (express or implied, by estoppel or otherwise) to any intellectual property rights is granted by this document.

The products described may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request.

The products and associated documentation are provided on an "as is" and "with all faults" basis and Montage Technology, its affiliates and their suppliers expressly disclaims all warranties, whether express, implied or statutory, including but not limited to, the implied warranties of non-infringement, merchantability and fitness for a particular purpose, as well as any warranty arising from any proposal, specification, sample, or course of performance, dealing, usage, or trade practice.

Montage logos are trademarks of Montage Technology in China, the U.S. and/or other countries. Other names and brands may be disclaimed as the property of others.

Copyright © Montage Technology. All rights reserved.

Montage Technology is defined as Montage Technology Co., Ltd. and its affiliated companies.



#### **Terms and Abbreviations**

| Term  | Definition                                                                                                                                            |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| ADC   | Analog-to-Digital Conversion                                                                                                                          |
| CCC   | Common Command Codes                                                                                                                                  |
| COT   | Constant On Time                                                                                                                                      |
| DCM   | Discontinuous Conduction Mode                                                                                                                         |
| DDR   | Double Data Rate. A description of contemporary synchronous DRAM characterized by data communications at a rate of two bits per clock cycle per wire. |
| DDR5  | Double Data Rate, Fifth Generation                                                                                                                    |
| DIMM  | Dual In-Line Memory Module. A packaging arrangement of memory devices on a socketable substrate.                                                      |
| DVS   | Dynamic Voltage Scaling                                                                                                                               |
| FCCM  | Forced Continuous Conduction Mode                                                                                                                     |
| FCQFN | Flip-Chip Quad Flat No-Lead Package                                                                                                                   |
| FSM   | Finite State Machine                                                                                                                                  |
| Host  | Memory controller agent on a DDR channel                                                                                                              |
| JEDEC | JEDEC Solid State Technology Association (once known as the Joint Electron Device Engineering Council)                                                |
| LDO   | Low Dropout Regulator                                                                                                                                 |
| OCL   | Over-Current Limit                                                                                                                                    |
| OTP   | Over-Temperature Protection                                                                                                                           |
| OVP   | Over-Voltage Protection                                                                                                                               |
| PEC   | Packet Error Code                                                                                                                                     |
| RCD   | Registering Clock Driver                                                                                                                              |
| SCL   | Serial Clock                                                                                                                                          |
| SDA   | Serial Data                                                                                                                                           |
| SPD   | Serial Presence Detect                                                                                                                                |
| TS    | Temperature Sensor                                                                                                                                    |
| UVP   | Under-Voltage Protection                                                                                                                              |



## **Revision History**

| Revision | Devision Data    |                                                                                                                                                                                                  | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
|----------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Number   | Revision Date    | Page Number                                                                                                                                                                                      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 1.0      | June 7, 2022     |                                                                                                                                                                                                  | <ul> <li>Removed "Preliminary" on Front page;</li> <li>Changed I<sub>VIN_SD</sub> from 35µA to 40µA in Table 5.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 0.98     | October 27, 2021 | <ul> <li>Made some minor changes to Table 5, and removed critical temperature hysteresis threshold in Table 6. No silicon changes.</li> <li>Corrected the Notes sequences of Table 5.</li> </ul> |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 0.97     | June 16, 2021    | 3,019                                                                                                                                                                                            | <ul> <li>Inclusive terminology updated throughout the document, for example, replaced with Host/Controller or Target, or changed S0-S6 with TE0-TE6 in Section 4.1.4.8; including Table 5, Figures 20 to 26.</li> <li>Changed "I3C" to "I3C Basic" throughout the whole document.</li> <li>Updated Features and General Description.</li> <li>Changed signal PWR_GOOD to CAMP, VIN_BULK_PGH_th to VINx_PG_RS throughout the whole document, including figures and tables.</li> <li>Updated Figures 3&amp;4.</li> <li>Updated Figures 5, and deleted the note.</li> <li>Updated Tables 1&amp;2.</li> <li>Updated Tables 1&amp;2.</li> <li>Updated Table "Recommended Operating Conditions".</li> <li>Updated Table "Electrical Characteristics".</li> <li>Added new 6 figures and a new table to Section 2.</li> <li>Updated Figure "VIN_MGMT Input Supply to VIN_BULK Input Supply Switchover Function".</li> <li>Updated 2 Figures "Power On/Off Sequence with".</li> <li>Updated Sections 3.3, 3.5, 3.6.</li> <li>Deleted the previous Sections 3.7&amp;3.8, and added new Sections 3.7, 3.8, 3.9 &amp; 3.10.</li> <li>Updated Sections 3.10, 3.11, 3.12 to 3.29.</li> <li>Updated Sections 4.1.1 &amp; 4.1.3.</li> <li>Added in power requirements to Sections 4.4.2 &amp; 4.4.3.</li> <li>Added a new section "DIMM Vendor Region Registers".</li> <li>Deleted the RW attribute of R34.</li> <li>Added new sections "Host Region Register" &amp; "Clear Registers" and "Mask Register".</li> <li>Updated Tables 20, 24, 33, 34, 50, 51, 52, 55, 57, 58, 60, 61, 64, 69, 71, 72, 73, 74; deleted the previous Tables 47&amp;48</li> <li>Added new sections "Host Region Register" &amp; "Clear Registers" and "Mask Register".</li> <li>Updated Tables R0A, R0B, R10-R2F, R30, R32, R34, R35, R3B, R3C, R3D, R40, R50.</li> <li>Some minor formats modification.</li> </ul> |  |



| Revision | Revision Date   | Changes     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
|----------|-----------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Number   |                 | Page Number | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| 0.9      | August 26, 2020 | -           | <ul> <li>Updated the 1st paragraph of 'General Description' on Page 1;</li> <li>Updated the inductors' values of Figure 3 &amp; Figure 4;</li> <li>Updated Tables 2, 3, 4, 6, 7; Figure 9;</li> <li>Added a new Table 8 'PMIC Operation; PWR_GOOD Type: Output Only';</li> <li>Updated 4.1V for VIN_BULK_UV_FL to 4.0V in Tables 5, R33 and throughout the document;</li> <li>Updated Rows 2, 3, 5, 6 and Column 'Event to GSI_n Delay' in Table 6</li> <li>Updated Sections 3.7, 3.11, 3.15, 3.17, 3.21, 3.23.2, 3.25, 3.26, 3.27, 3.28;</li> <li>Changed S to 'S or Sr' in Tables of 4.1.4.3.2, 4.1.4.3.3;</li> <li>Added contents to 4.1.4.3, 4.1.4.4, 4.1.4.11, respectively;</li> <li>Updated notes of Tables 19 - 22, 25, 26, 31, 33;</li> <li>Updated a little texts in Figures 14, 15, 18;</li> <li>Added a new Figure 16 'Host Push Pull to Slave Open Drain Hand Off Operation'</li> <li>Added new sections 4.1.4.9 'CCC Packet Error Handling'; 4.1.4.12 'IO Operation'; 4.1.4.13 'Bus Clear';</li> <li>Updated 4.1.4.5.2;</li> <li>Fixed Table 61;</li> <li>Updated Byte 0 [b1] in Table 60; [b3] in Table R1A; [b7] in R2F; [b1-b0] in R30; [b3] in R33; Updated Chapter 4, and adjusted its sections order</li> <li>Updated the default values and added footnotes for Table R3B; updated Tables R3C &amp; R3D;</li> <li>In Chapter 4, updated Table 'Register Base Attributes'; removed 4.5 '12C/I3C Register Map'; added sections 'Register Map Breakdown', 'Register Memory Protection'; added 'Attribute' column to Tables R04-R5E.</li> </ul> |  |
| 0.8      | May 29, 2020    | -           | Initial Release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |



# **Table of Contents**

| Fea | atures .  |                                                | 1  |
|-----|-----------|------------------------------------------------|----|
| Аp  | plication | ons                                            | 1  |
|     |           | Description                                    |    |
|     |           | Information                                    |    |
|     |           | ngram                                          |    |
| Re  |           | e Application                                  |    |
| 1   | Pin I     | nformation                                     |    |
|     | 1.1       | Pin Configuration and Assignment               | 6  |
|     | 1.2       | Pin Description                                |    |
| 2   | Elect     | trical Specifications                          |    |
|     | 2.1       | Absolute Maximum Ratings                       | 9  |
|     | 2.2       | Recommended Operating Conditions               | 11 |
|     | 2.3       | Electrical Characteristics                     |    |
| 3   | Func      | ction Description                              | 20 |
|     | 3.1       | Constant On Time Control                       | 20 |
|     | 3.2       | Buck Converter Current Limit                   |    |
|     | 3.3       | Power Up Sequence                              |    |
|     | 3.4       | Switch Over Function (SWOVER)                  |    |
|     | 3.5       | Switching Regulators Power ON Sequence         | 22 |
|     | 3.6       | Switching Regulators Power Off Sequence        | 23 |
|     | 3.7       | CAMP Signal                                    | 24 |
|     |           | 3.7.1 Register Write Protect Function          | 24 |
|     |           | 3.7.2 Fail_n Function                          |    |
|     |           | 3.7.3 Status Function                          | 25 |
|     | 3.8       | GSI_n Signal                                   | 25 |
|     | 3.9       | Finite State Machine (FSM)                     | 25 |
|     | 3.10      | PMIC Response to Function Interrupt            |    |
|     | 3.11      | VIN_BULK Power Good Status                     |    |
|     |           | VIN_BULK UV Protection                         |    |
|     | 3.13      | VIN_BULK OV Protection                         |    |
|     | 3.14      | VIN_MGMT OV Protection                         |    |
|     | 3.15      | VBIAS Power Good Status                        |    |
|     |           | VBIAS UV Protection                            |    |
|     | 3.17      | VLDO_1.8V and VLDO_1.0V Power Good Status      |    |
| /   | 3.18      | LDO Output Failure                             |    |
|     | 3.19      | DC/DC Power Good Status                        |    |
|     | 3.20      | DC/DC OV Protection                            |    |
|     | 3.21      | DC/DC UV Protection                            |    |
|     | 3.22      | High Temp Warning and Critical Temp Protection |    |
|     | 3.23      | Output Current Limit                           | 32 |

# DDR5 Server High Current PMIC on DIMM M88P5000



|   | 3.24  | Revers   | se Output C   | Current Limit                                            | 32  |
|---|-------|----------|---------------|----------------------------------------------------------|-----|
|   | 3.25  | Dynam    | nic Voltage   | Scaling (DVS)                                            | 33  |
|   | 3.26  | Analog   | -to-Digital ( | Conversion                                               | 33  |
|   | 3.27  | PMIC I   | Error Injecti | ion                                                      | 33  |
|   | 3.28  | Applica  | ation Note    |                                                          | 34  |
|   |       | 3.28.1   | Inductor S    | Selection                                                | 34  |
|   |       | 3.28.2   | Capacitor     | Selection                                                | 34  |
|   |       | 3.28.3   | Other Des     | sign Highlights                                          | 35  |
|   | 3.29  | Method   | d to Identify | & Map Out DIMM with a PMIC Fault in Shared CAMP Topology | 35  |
| 4 | Regis | sters Sp | асе           |                                                          | 37  |
|   | 4.1   | Regist   | er Read/Wi    | rite Mechanism                                           | 37  |
|   |       | 4.1.1    | I2C Interf    | ace                                                      | 37  |
|   |       | 4.1.2    |               | dress ID (PID)                                           |     |
|   |       | 4.1.3    | I2C and I     | 3C Basic Interface Operation                             | 38  |
|   |       | 4.1.4    | Device In     | terface - Protocol                                       | 38  |
|   |       |          | 4.1.4.1       | Switch from I2C Mode to I3C Basic Mode                   | 39  |
|   |       |          | 4.1.4.2       | Switch from I3C Basic Mode to I2C Mode                   | 39  |
|   |       |          | 4.1.4.3       | I2C Target Protocol                                      | 39  |
|   |       |          | 4.1.4.4       | I3C Basic Target Protocol                                |     |
|   |       |          | 4.1.4.5       | In-Band Interrupt (IBI)                                  | 51  |
|   |       |          | 4.1.4.6       | Packet Error Check (PEC) Function                        | 55  |
|   |       |          | 4.1.4.7       | Parity Error Check Function                              | 55  |
|   |       |          | 4.1.4.8       | Packet Error Check & Parity Error Handling               |     |
|   |       |          | 4.1.4.9       | CCC Packet Error Handling                                | 60  |
|   |       |          | 4.1.4.10      | Error Reporting                                          |     |
|   |       |          | 4.1.4.11      | I3C Basic Common Command Codes (CCC)                     | 60  |
|   |       |          | 4.1.4.12      | IO Operation                                             | 74  |
|   |       |          | 4.1.4.13      | Bus Clear                                                | 75  |
|   |       |          | 4.1.4.14      | Bus Reset                                                | 75  |
|   |       |          | 4.1.4.15      | Command Truth Table                                      | 76  |
|   | 4.2   | Registe  | er Attribute  | Definition                                               | 76  |
|   | 4.3   | Regist   | er Map Bre    | akdown                                                   | 77  |
|   | 4.4   | Regist   | er Memory     | Protection                                               | 77  |
|   |       | 4.4.1    | Steps to A    | Access DIMM Vendor Region Registers                      | 77  |
|   |       | 4.4.2    | Steps to 0    | Change DIMM Vendor Region Password                       | 77  |
|   |       | 4.4.3    | Steps to E    | Burn or Program DIMM Vendor Region Registers             | 78  |
|   |       | 4.4.4    | Host Reg      | ion Register Map                                         | 78  |
|   |       | 4.4.5    | DIMM Ve       | ndor Region Register Map                                 | 83  |
|   | 4.5   | Regist   | er Reset Co   | ondition                                                 | 85  |
|   | 4.6   | Host R   | egion Regi    | ster                                                     | 86  |
|   |       | 4.6.1    | Status Re     | egisters                                                 | 86  |
|   |       | 4.6.2    | Clear Reg     | gisters                                                  | 101 |
|   |       | 4.6.3    | Mask Reg      | gisters                                                  | 104 |

# DDR5 Server High Current PMIC on DIMM M88P5000



| Mech | nanical I | Package Data                        | 10  | 66 |
|------|-----------|-------------------------------------|-----|----|
|      |           | Vendor Region Registers             |     |    |
|      | 4.6.4     | Threshold & Configuration Registers | . 1 | 10 |
|      |           |                                     |     |    |



# **List of Figures**

| Figure 1.  | Function Logic Diagram                                                               | 2   |
|------------|--------------------------------------------------------------------------------------|-----|
| Figure 2.  | HVBUCK Block Diagram                                                                 | 3   |
| Figure 3.  | Application Circuit (SWAB dual-phase, 3 output rails)                                | 4   |
| Figure 4.  | Application Circuit (SWA, SWB separated, 4 output rails)                             | 5   |
| Figure 5.  | 35-Pin FCQFN, 5 mm x 5 mm (Top View)                                                 | 6   |
| Figure 6.  | Impulse Waveform for EOS Test (IEC 61000-4-5)                                        | 10  |
| Figure 7.  | Output Slew Rate and Output Timing Reference Load                                    |     |
| Figure 8.  | Output Slew Rate Measurement Points                                                  | 18  |
| Figure 9.  | I2C or I3C Basic Bus AC Input Timing Parameter Definition                            | 18  |
| Figure 10. | I3C Basic Bus AC Data Output Timing Parameter Definition                             | 18  |
| Figure 11. | I2C Bus AC Data Output Timing Parameter Definition                                   |     |
| Figure 12. | Rise and Fall Timing Parameter Definition                                            |     |
| Figure 13. | VIN_MGMT Ramps Up First                                                              | 21  |
| Figure 14. | VIN_BULK Ramps Up First                                                              |     |
| Figure 15. | Input Supply Switch Over Function                                                    | 22  |
| Figure 16. | Power On Sequence with Config 0 and Config 1 Enabled (SWA, SWB Operated in 2-Phase)  | 23  |
| Figure 17. | Power Off Sequence with Config 0 and Config 1 Enabled (SWA, SWB Operated in 2-Phase) | 24  |
| Figure 18. | PMIC FSM                                                                             | 26  |
| Figure 19. | I2C Interface Write/Read Bit Stream                                                  | 37  |
| Figure 20. | Target Open Drain to Controller Push Pull Hand Off Operation                         | 48  |
| Figure 21. | Contorller Open Drain (ACK) to Target Push Pull Hand Off Operation                   | 48  |
| Figure 22. | Controller Push Pull to Target Open Drain Hand Off Operation                         | 49  |
| Figure 23. | T = 1; Controller Ends Read with Repeated START and STOP Waveform                    | 50  |
| Figure 24. | T = 0; Target Ends Read; Controller Generates STOP                                   | 50  |
| Figure 25. | PMIC Requests Interrupt; Host ACK Followed by PMIC Device IBI Payload                | 53  |
| Figure 26. | PMIC Requests Interrupt; Host NACK Followed by STOP                                  | 53  |
| Figure 27. | I2C or I3C Basic Bus Reset - PMIC Device                                             | 75  |
| Figure 28. | Package Outline                                                                      | 166 |



# **List of Tables**

| Table 1.  | Pin Description                                                                                         | 7  |
|-----------|---------------------------------------------------------------------------------------------------------|----|
| Table 2.  | Absolute Maximum Ratings                                                                                | g  |
| Table 3.  | Input Source Condition                                                                                  | 10 |
| Table 4.  | Recommended Operating Conditions                                                                        | 11 |
| Table 5.  | Electrical Characteristics,                                                                             | 11 |
| Table 6.  | PMIC Events Interrupt Summary                                                                           | 27 |
| Table 7.  | PMIC Response for Clear Command by Host - 1                                                             |    |
| Table 8.  | PMIC Response for Clear Command by Host - 2                                                             | 30 |
| Table 9.  | ADC Interface General Purpose Summary                                                                   |    |
| Table 10. | Evaluation Board Inductors                                                                              | 34 |
| Table 11. | Evaluation Board Capacitors,                                                                            | 34 |
| Table 12. | Default ID for I2C/I3C Basic Interface.                                                                 | 38 |
| Table 13. | 7-bit Address of PMIC Device                                                                            | 38 |
| Table 14. | I2C - Write Command Data Packet                                                                         | 39 |
| Table 15. | I2C - Read Command Data Packet                                                                          | 40 |
| Table 16. | I2C - Read Command Data Packet w/ Default Address Pointer Mode                                          | 40 |
| Table 17. | I3C Basic - Write Command Data Packet; PEC Disabled                                                     | 41 |
| Table 18. | I3C Basic - Write Command Data Packet; PEC Enabled                                                      | 41 |
| Table 19. | I3C Basic - Write Command Data Packet w/ IBI Header; No Pending IBI, PEC Disabled                       | 42 |
| Table 20. | I3C Basic - Write Command Data Packet w/ IBI Header; No Pending IBI, PEC Enabled                        | 42 |
| Table 21. | I3C Basic - Read Command Data Packet; PEC Disabled                                                      | 43 |
| Table 22. | I3C Basic - Read Command Data Packet; PEC Enabled                                                       | 44 |
| Table 23. | I3C Basic - Read Command Data Packet w/ IBI Header; No Pending IBI, PEC Disabled                        | 44 |
| Table 24. | I3C Basic - Read Command Data Packet w/IBI Header; No Pending IBI, PEC Enabled                          | 45 |
| Table 25. | I3C Basic - Read Command Data Packet w/ Read Address Pointer Mode; PEC Disabled                         | 46 |
| Table 26. | I3C Basic - Read Command Data Packet w/ Read Address Pointer Mode; PEC Enabled                          | 46 |
| Table 27. | I3C Basic - Read Command Data Packet w/ Read Address Pointer & IBI Header; No Pending IBI; PEC Disabled | 46 |
| Table 28. | I3C Basic - Read Command Data Packet w/ Read Address Pointer & IBI Header; No Pending IBI; PEC Enabled  | 47 |
| Table 29. | Target Device IBI Payload Packet; PEC is Disabled                                                       | 52 |
| Table 30. | Target Device IBI Payload Packet; PEC is Enable                                                         | 52 |
| Table 31. | Interrupt Arbitration - Among All Devices                                                               | 54 |
| Table 32. | Write Command Data Packet; PEC Disabled                                                                 | 56 |
| Table 33. | Read Command Data Packet; PEC Disabled                                                                  | 57 |
| Table 34. | Write Command Data Packet; PEC Enabled                                                                  | 58 |
| Table 35. | Read Command Data Packet; PEC Enabled                                                                   | 59 |
| Table 36. | PMIC CCC Support Requirement                                                                            | 61 |
| Table 37. | ENEC CCC – Broadcast                                                                                    | 61 |
| Table 38. | ENEC CCC - Broadcast w/ PEC                                                                             | 62 |
| Table 39. | ENEC CCC – Direct                                                                                       | 62 |

#### DDR5 Server High Current PMIC on DIMM



| Table 40. | ENEC CCC - Direct w/ PEC                                           | 62 |
|-----------|--------------------------------------------------------------------|----|
| Table 41. | ENEC CCC Byte Encoding                                             | 63 |
| Table 42. | DISEC CCC – Broadcast                                              | 63 |
| Table 43. | DISEC CCC - Broadcast w/ PEC                                       | 63 |
| Table 44. | DISEC CCC - Direct                                                 | 63 |
| Table 45. | DISEC CCC - Direct w/PEC                                           | 64 |
| Table 46. | DISEC CCC Byte Encoding                                            | 64 |
| Table 47. | RSTDAA CCC – Broadcast                                             |    |
| Table 48. | RSTDAA CCC - Broadcast w/ PEC                                      | 65 |
| Table 49. | SETAASA CCC – Broadcast                                            | 65 |
| Table 50. | GETSTATUS CCC – Direct                                             | 65 |
| Table 51. | GETSTATUS CCC – Direct w/PEC                                       | 66 |
| Table 52. | GETSTATUS CCC Byte Encoding                                        | 66 |
| Table 53. | DEVCAP CCC - Direct                                                | 67 |
| Table 54. | DEVCAP CCC – Direct w/PEC                                          | 67 |
| Table 55. | DEVCAP CCC Byte Encoding                                           | 67 |
| Table 56. | SETHID CCC – Broadcast                                             |    |
| Table 57. | DEVCTRL CCC – Broadcast                                            | 69 |
| Table 58. | DEVCTRL CCC – Broadcast w/PEC                                      | 69 |
| Table 59. | DEVCTRL CCC Command Definition                                     |    |
| Table 60. | DEVCTRL CCC Data Payload Definition                                | 71 |
| Table 61. | DEVCTRL CCC Example - Multicast Command to '1001' & '0110' Devices | 71 |
| Table 62. | DEVCTRL CCC Example - Broadcast Command to all Devices             | 72 |
| Table 63. | DEVCTRL CCC Example - Unicast Command to PMIC on DIMM5             | 72 |
| Table 64. | DEVCTRL CCC Example - Multicast Command to '0010' & '1001' Devices | 73 |
| Table 65. | DEVCTRL CCC Example - Multicast Command to '1001' Devices          | 74 |
| Table 66. | PMIC Device Dynamic IO Operation Mode Switching                    | 74 |
| Table 67. | For I3C Basic Mode Only w/ PEC Enabled - Command Truth Table       | 76 |
| Table 68. | Register Base Attributes                                           | 76 |
| Table 69. | Register Base Modifier                                             | 76 |
| Table 70. | Register Map Breakdown                                             | 77 |
| Table 71. | Register Color Coding Scheme                                       | 78 |
| Table 72. | Host Region - Register Map                                         | 78 |
| Table 73. | DIMM Vendor Region - Register Map                                  | 83 |
| Table 74. | Register Reset Condition                                           | 85 |
| Table 75. | R04                                                                | 86 |
| Table 76. | R05                                                                | 87 |
| Table 77. | R06                                                                | 89 |
| Table 78. | R08                                                                | 90 |
| Table 79. | R09                                                                | 92 |
| Table 80. | R0A                                                                | 93 |
| Table 81. | R0B                                                                | 95 |
| Table 82. | R0C                                                                | 97 |

#### **DDR5 Server High Current PMIC on DIMM**



| Table 83.  | R0D | 98  |
|------------|-----|-----|
| Table 84.  | R0E | 99  |
| Table 85.  | R0F | 100 |
| Table 86.  | R10 | 101 |
| Table 87.  | R11 | 102 |
| Table 88.  | R12 | 102 |
| Table 89.  | R13 | 103 |
| Table 90.  | R14 | 103 |
| Table 91.  | R15 | 104 |
| Table 92.  | R16 | 105 |
| Table 93.  | R17 |     |
| Table 94.  | R18 | 108 |
| Table 95.  | R19 |     |
| Table 96.  | R1A |     |
| Table 97.  | R1B |     |
| Table 98.  | R1C |     |
| Table 99.  | R1D | 113 |
| Table 100. | R1E |     |
| Table 101. | R1F | 115 |
| Table 102. | R20 |     |
| Table 103. | R21 |     |
| Table 104. | R22 |     |
| Table 105. | R23 |     |
| Table 106. | R24 |     |
| Table 107. | R25 |     |
| Table 108. | R26 |     |
| Table 109. | R27 |     |
| Table 110. | R28 |     |
| Table 111. | R29 |     |
| Table 112. | R2A | 127 |
| Table 113. | R2B | 128 |
| Table 114. | R2C |     |
| Table 115. | R2D | 130 |
| Table 116. | R2E | 131 |
| Table 117. | R2F | 131 |
| Table 118. | R30 | 133 |
| Table 119. | R31 | 134 |
| Table 120. | R32 | 135 |
| Table 121. | R33 | 136 |
| Table 122. | R34 | 137 |
| Table 123. | R35 | 138 |
| Table 124. | R37 | 139 |
| Table 125. | R38 | 139 |

#### **DDR5 Server High Current PMIC on DIMM**



| Table 126. | R39  | 140 |
|------------|------|-----|
| Table 127. | R3A  | 140 |
| Table 128. | R3B  | 141 |
| Table 129. | R3C  | 142 |
| Table 130. | R3D  | 142 |
| Table 131. | R40  | 143 |
| Table 132. | R41, | 144 |
| Table 133. | R42, |     |
| Table 134. | R43, | 146 |
| Table 135. | R45  |     |
| Table 136. | R46  |     |
| Table 137. | R47  | 149 |
| Table 138. | R48  |     |
| Table 139. | R49  |     |
| Table 140. | R4A  |     |
| Table 141. | R4B  |     |
| Table 142. | R4C  |     |
| Table 143. | R4D  |     |
| Table 144. | R4E  |     |
| Table 145. | R4F  |     |
| Table 146. | R50  |     |
| Table 147. | R51  |     |
| Table 148. | R58  | 160 |
| Table 149. | R59, |     |
| Table 150. | R5A, |     |
| Table 151. | R5B, |     |
| Table 152. | R5D  | 164 |
| Table 153  | R5F  | 164 |

# DDR5 Server High Current PMIC on DIMM M88P5000



#### **Features**

- Compliant with JEDEC DDR5 server high current PMIC5000 DIMM application
  - 4 buck converters (SWA, SWB, SWC and SWD) with per phase current capability of 5A full load / 6A peak load, and two LDOs of VLDO 1.8V and VLDO 1.0V
  - SWA and SWB can be also configured into one-output converter with dual-phase to provide 10A full load/ 12A peak load
  - For VDD (1.1V), VDDQ (1.1V) and VPP (1.8V) voltage regulators on DIMM application
- Wide VIN\_BULK (VINA,VINB,VINC and VIND)
   voltage range to support 12V power supply in
   normal case and 5V power supply mainly in Switch
   Over case
- COT structure to provide fast transient load response
- Selectable FCCM or DCM operation
- Configurable Power On and Power Off sequence with programmable Soft Start / Soft Stop time
- Voltage, output current, output power and temperature reporting
- Input supply Switch Over function to provide uninterrupted operation
- I<sup>2</sup>C and I3C Basic interfaces
- Non-Write Protect mode for debug and validation
- Protection functions, such as OVP, UVP, OCL and OTP with error log counter and data storage
- 5x5 35-pin FCQFN package

#### **Applications**

 DDR5 Server DIMM devices, such as high current RDIMM and LRDIMM

#### **General Description**

The M88P5000 is a Power Management IC (PMIC) compliant with JEDEC JESD301-1 DDR5 server high current DIMM application. Refer to Table 5 for M88P5000 electrical characteristics.

The device contains 4 DC-DC buck converters of SWA, SWB, SWC and SWD, among which phase SWA and SWB can be configured into one power rail with dualphase or two power rails with two isolated phases. Each phase is designed to offer 5A continuous full current and 6A peak current. In addition, it also has two LDOs of VLDO 1.8V and VLDO 1.0V.

The device adopts Constant On Time (COT) mode control approach to realize the fast response to the transient load. Also, it simplifies the loop stability design with fewer external compensation components.

The device also provides the flexibility of operating in either Forced Continuous Conduction Mode (FCCM) or Discontinuous Conduction Mode (DCM) at light load.

The M88P5000 works as a target device, and is intended to operate up to 12.5MHz on a 1.0V I3C Basic bus or up to 1MHz on a 1.0V to 3.3V I<sup>2</sup>C bus.

The M88P5000 provides various protection functions, including Over-Voltage Protection (OVP), Under-Voltage Protection (UVP), Over-Current Limit (OCL) and Over-Temperature Protection (OTP).

The M88P5000 is available in a 5mm x 5mm, 35-pin FCQFN package.

#### **Ordering Information**

| Full Part Number | Mode Name                                       | Package (Green) <sup>1</sup> |
|------------------|-------------------------------------------------|------------------------------|
| M88P5000XX-T     | JEDEC DDR5 Server High Current PMIC5000 on DIMM | FCQFN5x5-35, Tape & Reel     |

1. Green: Lead Free / Halogen Free.





#### **Block Diagram**

Figure 1. Function Logic Diagram





Figure 2. HVBUCK Block Diagram





#### **Reference Application**

Figure 3. Application Circuit (SWAB dual-phase, 3 output rails)



#### **Montage Evaluation Board**

- Switching Frequency of Each Phase: 750kHz
- Load Current per Phase: 5A
- Inductor: 0.47µH for SWA/B/C; 1.0µH for SWD
- Input Cap per Phase: 22µFx2 + 0.1µFx1
- Output Cap per Phase: 47μF x3 at PMIC local side, and 47μF x10 equivalent capacitance at remote DRAMs load side





Figure 4. Application Circuit (SWA, SWB separated, 4 output rails)

#### **Montage Evaluation Board**

- Switching Frequency of Each Phase: 750kHz
- Load Current per Phase: 5A
- Inductor: 0.47μH for SWA/B/C; 1.0μH for SWD
- Input Cap per Phase: 22µFx2 + 0.1µFx1
- Output Cap per Phase: 47μF x3 at PMIC local side, and 47μF x10 equivalent capacitance at remote DRAMs load side



#### 1 Pin Information

## 1.1 Pin Configuration and Assignment

Figure 5. 35-Pin FCQFN, 5 mm x 5 mm (Top View)





### 1.2 Pin Description

Table 1. Pin Description

| Pin No.         | Pin Name     | Function                                                                                                                                                                                                               |
|-----------------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2               | BOOT_SWA     | Bootstrap cap node for SWA phase. This pin is connected to SWA through a 100nF ceramic capacitor.                                                                                                                      |
| 3               | VINA         | One of 4 VIN_BULK pins used as input power source of SWA regulator. All the VIN_BULK pins must be connected to the 12V input supply even if one or more output regulators are not intended to be used.                 |
| 4               | SWA          | SWA switch node.                                                                                                                                                                                                       |
| 5               | PGND         | Power ground.                                                                                                                                                                                                          |
| 6               | SWB          | SWB switch node.                                                                                                                                                                                                       |
| 7               | VINB         | One of 4 VIN_BULK pins used as input power source of SWB regulator. All the VIN_BULK pins must be connected to the 12V input supply even if one or more output regulators are not intended to be used.                 |
| 8               | BOOT_SWB     | Bootstrap cap node for SWB phase. This pin is connected to SWB through a 100nF ceramic capacitor.                                                                                                                      |
| 10              | RFU1         | Reserved for future use, and connected to ground plane.                                                                                                                                                                |
| 11 <sup>1</sup> | SWB_FB_P     | Single-ended positive feedback pin for SWB rail when SWB is configured as an independent output power rail. This pin must be connected to GND when SWA and SWI are in the dual-phase and single output operation mode. |
| 12              | VIN_MGMT     | 3.3V supply input pin, and used as power source of VLDO_1.8V, VLDO_1.0V and othe internal circuit.                                                                                                                     |
| 13              | SWD_FB_N/PID | SWD rail negative sense feedback return, or PMIC device ID.                                                                                                                                                            |
| 14 <sup>1</sup> | SWD_FB_P     | SWD rail positive sense feedback                                                                                                                                                                                       |
| 15              | VBIAS        | Internal bias supply                                                                                                                                                                                                   |
| 16              | AGND         | Analog ground                                                                                                                                                                                                          |
| 17              | VLDO_1.8V    | 1.8V LDO output                                                                                                                                                                                                        |
| 18              | VLDO_1.0V    | 1.0V LDO output                                                                                                                                                                                                        |
| 20              | BOOT_SWD     | Bootstrap cap node for SWD phase. This pin is connected to SWD through a 100nF ceramic capacitor.                                                                                                                      |
| 21              | VIND         | One of 4 VIN_BULK pins used as input power source of SWD regulator. All the VIN_BULK pins must be connected to the 12V input supply even if one or more output regulators are not intended to be used.                 |
| 22              | SWD          | SWD switch node                                                                                                                                                                                                        |
| 23              | SWC          | SWC switch node                                                                                                                                                                                                        |
| 24              | VINC         | One of 4 VIN_BULK pins used as input power source of SWC regulator. All the VIN_BULK pins must be connected to the 12V input supply even if one or more output regulators are not intended to be used.                 |
| 25              | BOOT_SWC     | Bootstrap cap node for SWC phase. This pin is connected to SWC through a 100nF ceramic capacitor.                                                                                                                      |



#### **Table 1. Pin Description**

| Pin No.         | Pin Name  | Function                                                                                                                                                                                                                                                                       |
|-----------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 27              | RFU2      | Reserved for future use, and connected to ground plane.                                                                                                                                                                                                                        |
| 28              | SCL       | I <sup>2</sup> C/I3C Basic serial clock interface.                                                                                                                                                                                                                             |
| 29              | SDA       | I2C/I3C Basic bi-directional serial data interface.                                                                                                                                                                                                                            |
| 30              | GSI_n     | Status interrupt/indication output pin, open drain output. Connected to ground plane or kept floating if it is not used.                                                                                                                                                       |
| 31              | SWC_FB_N  | SWC rail negative sense feedback return.                                                                                                                                                                                                                                       |
| 32 <sup>1</sup> | SWC_FB_P  | SWC rail positive sense feedback.                                                                                                                                                                                                                                              |
| 33 <sup>1</sup> | SWAB_FB_P | SWA/B rail positive sense feedback when SWA and SWB are combined as 2-phase, single output rail. When SWA and SWB are separated for 2 output rails, this pin is used as SWA positive sense feedback.                                                                           |
| 34              | SWAB_FB_N | SWA/B rail negative sense feedback return when SWA and SWB are combined as 2-phase, single output rail. When SWA and SWB are separated for 2 output rails, this pin is used as SWA negative sense feedback return.                                                             |
| 35              | CAMP      | Control and Monitor Port.  Output: Open drain driver to indicate power good signal of DC-DC regulators and LDOs; Input: The PMIC disables DC-DC output regulators when this pin transitions from High to Low; Input: The PMIC enters Write Protect mode when this pin is High. |
| 1, 9, 19, 26    | NC        | No connection; connected to ground plane or kept floating.                                                                                                                                                                                                                     |

<sup>1.</sup> If a series resistor has to be added between a SWx\_FB\_P pin and output voltage sense point of VDD,VDDQ or VPP, please ensure the resistor value is 00 to avoid the ramp-up issue.



#### 2 Electrical Specifications

#### 2.1 Absolute Maximum Ratings

Table 2. Absolute Maximum Ratings<sup>1</sup>

| Parameter                                                                 | Min  | Max   | Unit |
|---------------------------------------------------------------------------|------|-------|------|
| Vinx (Vin_bulk)                                                           | -0.3 | +18   | V    |
| SWx (DC)                                                                  | -0.3 | +18   | V    |
| SWx (Pulse < 25 ns)                                                       | -5   | +22   | V    |
| BOOT_SWx (DC)                                                             | -0.3 | +23.5 | V    |
| BOOT_SWx (Pulse < 25 ns)                                                  | -1.0 | +26   | V    |
| BOOT_SWx - SWx                                                            | -0.3 | +6    | V    |
| VIN_MGMT <sup>2</sup> , VBIAS <sup>2</sup>                                | -0.3 | +6    | V    |
| SWx_FB_P                                                                  | -0.3 | +5.5  | V    |
| SWx_FB_N, PID                                                             | -0.3 | +5.5  | V    |
| VLDO_1.8V, VLDO_1.0V                                                      | -0.3 | +5.5  | V    |
| SCL, SDA                                                                  | -0.3 | +5.5  | V    |
| GSI_n, CAMP <sup>3</sup> , RFU1, RFU2                                     | -0.3 | +5.5  | V    |
| Thermal Resistance from Junction to Ambient, θ <sub>JA</sub> <sup>4</sup> | 2    | 24    | °C/W |
| Thermal Resistance from Junction to Case θ <sub>JC</sub> <sup>4</sup>     | 8    | .1    | °C/W |
| Thermal Resistance from Junction to Baseboard, $\theta_{JB}^4$            | 12   | 2.5   | °C/W |
| Junction Temperature T <sub>J</sub>                                       | -40  | +150  | °C   |
| Storage Temperature Range T <sub>STG</sub>                                | -55  | +150  | °C   |
| Re-flow Temperature (Soldering, 10 sec)                                   | +2   | 260   | °C   |
| ESD Susceptibility <sup>5</sup> (HBM)                                     | ±2   | 000   | V    |
| ESD Susceptibility <sup>5</sup> (CDM) ±500                                |      |       | V    |
| EOS Requirement <sup>6,7,8,9</sup>                                        |      |       |      |
| Vinx (Vin_bulk)                                                           | 3    | 37    | V    |
| V <sub>IN_MGMT</sub>                                                      | 1    | 10    | V    |

<sup>1.</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

<sup>2.</sup> The maximum voltage is under the condition of SWx regulators shut-down.

<sup>3.</sup> CAMP pins shall withstand the stress when connected to maximum of 15V DC source through a 250Ω series resistor for 10 seconds. M88P5000 is also able to withstand the stress mentioned above without series resistor added.



- 4. This thermal rating is calculated on JEDEC 51 standard 4-layer board with dimensions 3" x 4.5" in still air conditions. Actual thermal resistance is affected by the PCB size, solder joint quality, layer count, copper thickness, air flow, altitude and other unlisted variables
- 5. Device is ESD sensitive. Handling precaution recommended. The Human Body model is a 100 pF capacitor discharged through a 1.5 kΩ resistor into each pin.
- 6. The test is performed on DDR5 DIMM module without any input capacitor at VIN\_BULK and VIN\_MGMT pins.
- 7. The input source needs to follow the waveform and condition as shown in Figure 6 and Table 3.
- 8. Probing is performed at the VIN\_BULK and VIN\_MGMT pins of PMIC.
- 9. Each net test is performed individually.

**Table 3. Input Source Condition** 

| Parameter   | Description                  | Value          | Notes          |
|-------------|------------------------------|----------------|----------------|
| t0          | Rise from 30% to 90% of peak | 0.72µs (+ 30%) |                |
| t1          | Rise time                    | 1.2µs (+ 30%)  | t1 = 1.67 * t0 |
| t2          | Duration time to half value  | 50µs (+ 20%)   |                |
| Rout        | Output impedance             | 2Ω             |                |
| Vundershoot | Undershoot Voltage           | 30% Max.       |                |

Figure 6. Impulse Waveform for EOS Test (IEC 61000-4-5)





#### 2.2 Recommended Operating Conditions

Table 4. Recommended Operating Conditions<sup>1</sup>

| Parameter                                                     | Min  | Max  | Unit |
|---------------------------------------------------------------|------|------|------|
| V <sub>INx</sub> (V <sub>IN_BULK</sub> ) <sup>2,3</sup>       | 4.25 | 15   | V    |
| VIN_MGMT                                                      | 3.0  | 3.6  | V    |
| Full Load Continuous Current, IOUT_SWA, IOUT_SWB (per phase)4 | 0    | 5    | A    |
| Full Load Continuous Current, IOUT_SWC <sup>4</sup>           | 0    | 5    | А    |
| Full Load Continuous Current, IOUT_SWD <sup>4</sup>           | 0    | 5    | А    |
| Full Load Continuous Current, IOUT_LDO_1.8V                   | 0    | 25   | mA   |
| Full Load Continuous Current, IOUT_LDO_1.0V                   | 0    | 20   | mA   |
| Operating Junction Temperature T <sub>J</sub>                 | -40  | +125 | °C   |
| Operating Ambient Temperature T <sub>A</sub> <sup>5</sup>     | -40  | +85  | °C   |

- 1. Functional operation of the device beyond the conditions of "Recommended Operating Conditions" is not implied.
- 2. V<sub>INx</sub> (V<sub>IN\_BULK</sub>) is connected to 12V input power supply, and the PMIC SWx regulators will not ramp up until V<sub>INx</sub> reaches 5.25V (typical value, when R1A[7:5] is set to '110'). One of the actual applications to support 5V input power supply is Switch Over mode. In this mode, V<sub>INx</sub> power supply may be switched from 12V to 5V automatically.
- 3. Per JEDEC spec, it may trigger  $V_{INx}$  power not good status when  $V_{INx}$  is less than 4.25V.
- 4. The maximum load peak current is 6A per phase, which lasts for 20µs to 50µs.
- 5. Operating Junction Temperature T<sub>J</sub> still needs to be met.

#### 2.3 Electrical Characteristics

Table 5. Electrical Characteristics<sup>1, 2</sup> (Sheet 1 of 7)

| Symbol                 | Parameter                         | Conditions                         | Min  | Тур  | Max  | Unit |
|------------------------|-----------------------------------|------------------------------------|------|------|------|------|
| General                | 40                                |                                    |      |      |      |      |
| V <sub>INX_UV_FL</sub> | VINx UV Falling Threshold         | VINx falling, R1A[7:5]='xxx'       | 3.85 | 4.0  | 4.15 | V    |
| Van und Do             | VINIx IIV Diging Throshold        | VINx rising, (R1A[7:5]='110') + 1V | 5.05 | 5.25 | 5.65 | V    |
| Vinx_uv_rs             | VINx UV Rising Threshold          | Other settings tolerance           | -0.3 | -    | +0.3 | V    |
|                        | VINx Power Good Falling Threshold | VINx falling, R1A[7:5]='110'       | 3.95 | -    | 4.25 | V    |
| V <sub>INx_PG_FL</sub> |                                   | VINx falling, R1A[7:5]='001'       | 9.2  | 9.5  | 9.8  | V    |
|                        |                                   | Other settings tolerance           | -0.3 | -    | +0.3 | V    |
| V ( - 1 )              | N/IN B 0 18:: TI 111              | VINx rising, (R1A[7:5]='110') + 1V | 5.05 | 5.25 | 5.65 | V    |
| V <sub>INx_PG_RS</sub> | VINx Power Good Rising Threshold  | Other settings tolerance           | -0.3 | -    | +0.3 | V    |
|                        | VINIx OV Diging Throughold        | VINx rising, R1B[7]='0'            | 14.4 | 14.5 | 15.2 | V    |
| VINx_OV_RS             | VINx OV Rising Threshold          | VINx rising, R1B[7]='1'            | 15.8 | 16   | 16.6 | V    |
| M                      | VINIX OV Falling Throughold       | VINx falling, R1B[7]='0'           | 12.8 | 13.6 | 14.4 | V    |
| VINx_OV_FL             | VINx OV Falling Threshold         | VINx falling, R1B[7]='1'           | 14.2 | 15   | 15.8 | ٧    |



Table 5. Electrical Characteristics<sup>1, 2</sup> (Sheet 2 of 7)

| Symbol                     | Parameter                                                         | Conditions                                                | Min  | Тур  | Max  | Unit |
|----------------------------|-------------------------------------------------------------------|-----------------------------------------------------------|------|------|------|------|
| VIN_MGMT_UV_RS             | VIN_MGMT UV Rising Threshold                                      | VIN_MGMT rising                                           | 2.7  | 2.8  | 2.9  | V    |
| V <sub>IN_MGMT_UV_FL</sub> | VIN_MGMT UV Falling Threshold <sup>3</sup>                        | VIN_MGMT falling                                          | 2.6  | 2.7  | 2.8  | ٧    |
| \/                         | VINI MONAT OV Diging Throughold                                   | VIN_MGMT rising, R1B[5]='0'                               | 3.7  | 3.8  | 3.95 | V    |
| VIN_MGMT_OV_RS             | VIN_MGMT OV Rising Threshold                                      | VIN_MGMT rising, R1B[5]='1'                               | 3.6  | 3.7  | 3.8  | V    |
| VIN_MGMT_OV_FL             | VIN_MGMT OV Falling Threshold                                     | VIN_MGMT falling                                          | 3.4  | 3.5  | 3.65 | V    |
| V <sub>BIAS_UV_FL</sub>    | VBIAS UV Falling Threshold                                        | VBIAS falling                                             | 2.43 | 2.55 | 2.65 | V    |
| V <sub>BIAS_UV_RS</sub>    | VBIAS UV Rising Threshold                                         | VBIAS rising                                              | 2.65 | 2.8  | 2.95 | V    |
| VBIAS_PG_FL                | VBIAS Power Good Falling Threshold                                | VBIAS falling, R1A[3]='0'                                 | 2.5  | 2.6  | 2.75 | ٧    |
| V <sub>BIAS_PG_RS</sub>    | VBIAS Power Good Rising Threshold                                 | VBIAS rising                                              | 2.65 | 2.8  | 2.95 | V    |
| \/                         | Switch Over Falling Threshold                                     | VIN_MGMT falling, R2F[7]='0'                              | 2.7  | 2.8  | 2.9  | V    |
| Vswo_fL                    | Switch Over Falling Threshold                                     | VIN_MGMT falling, R2F[7]='1'                              | 2.65 | 2.75 | 2.85 | V    |
| Vswo_rs                    | Switch Over Rising Threshold                                      | VIN_MGMT rising                                           | 2.8  | 2.9  | 3.0  | ٧    |
| Ivin_sd                    | VINx Shutdown Current                                             | VR_ENABLE, R32[7]='0';<br>ADC Disabled, R30[7]='0'        | -    | 10   | 40   | μA   |
| IVIN_MGMT_SD               | VIN_MGMT Shutdown Current                                         | VR_ENABLE, R32[7]='0';<br>ADC Disabled, R30[7]='0'        | -    | 550  | 750  | μA   |
| IVIN_MGMT_Q                | VIN_MGMT Quiescent Current                                        | VR_ENABLE, R32[7]='1' ADC_ENABLE, R30[7]='1' No-switching | -    | 2800 | 3600 | μА   |
| I/O Pin (CAMP, G           | GSI_n, SDA, SCL)                                                  |                                                           |      |      |      | .1   |
| lio_lc                     | I/O Leakage Current                                               | IO pins forced to 'H' or GND                              | -2   | -    | 2    | μA   |
| V <sub>IH</sub>            | SDA, SCL Input High Voltage                                       | SDA, SCL high threshold                                   | 0.7  | -    | -    | V    |
| V <sub>IL</sub>            | SDA, SCL Input Low Voltage                                        | SDA, SCL low threshold                                    | -    | -    | 0.3  | V    |
| Vон                        | SDA Output High Voltage                                           | Pull high to 1.0V, I <sub>OH</sub> = 3mA                  | 0.75 | -    | -    | V    |
| VoL                        | SDA, CAMP and GSI_n Output Low Voltage                            | I <sub>OL</sub> = 3mA                                     | -    | -    | 0.3  | V    |
| VCAMP_IH                   | CAMP I asia lagrat Threathald                                     | High threshold                                            | 1.26 | -    | -    | V    |
| VCAMP_IL                   | CAMP Logic-Input Threshold                                        | Low threshold                                             | -    | -    | 0.3  | V    |
| Ron_sda                    | SDA Output Pull-up and Pull-down<br>Driver Impedance <sup>4</sup> | SDA                                                       | 20   | -    | 100  | Ω    |
| RON_GSI_n,<br>RON_CAMP     | GSI_n, CAMP Output Pull-down<br>Driver Impedance                  | GSI_n, CAMP output                                        | 40   | -    | 100  | Ω    |
| C <sub>IN_BUS</sub>        | Input Capacitance <sup>3</sup>                                    | SCL, SDA                                                  | -    | -    | 5    | pF   |



Table 5. Electrical Characteristics 1, 2 (Sheet 3 of 7)

| Symbol               | Parameter                                                                | Conditions                                                              | Min   | Тур  | Max   | Unit      |
|----------------------|--------------------------------------------------------------------------|-------------------------------------------------------------------------|-------|------|-------|-----------|
|                      | Pulse width of spikes which must be                                      | Single glitch, f ≤ 100kHz                                               | -     | -    | -     | ns        |
| tsp                  | suppressed by the input filter in I <sup>2</sup> C mode <sup>3</sup>     | Single glitch, f > 100kHz                                               | 0     | -    | 50    | ns        |
| 14                   | 0.4.404                                                                  | Rising, SDA                                                             | 0.1   | -0   | 1     | V/ns      |
| Kout_sda             | Output Slew Rate <sup>3,5</sup>                                          | Falling, SDA                                                            | 0.1   | -    | 3     | V/ns      |
| HV Buck Conv         | erter (SWx)                                                              | ,                                                                       |       |      |       |           |
| IBIAS_Q_SWx          | Quiescent Current (VBIAS supply)                                         | Enable, no switching                                                    | -(    | 500  | 650   | μA        |
| tsstrt               | Soft-Start Internal                                                      | R2C[7:5], R2C[3:1], R2D[7:5],<br>R2D[3:1] = '001'                       | 1.78  | 2    | 2.29  | ms        |
|                      |                                                                          | Other settings tolerance                                                | -11   | -    | +14   | %         |
|                      |                                                                          | R22[1:0], R24[1:0], R26[1:0] = '00'                                     | 0.44  | 0.5  | 0.57  | ms        |
| tsstop               | Soft-Stop Internal                                                       | R28[1:0] = '00'                                                         | 0.89  | 1    | 1.14  | ms        |
|                      |                                                                          | Other settings tolerance                                                | -11   | -    | +14   | %         |
| 0/1/                 | SWx Regulator Feedback Set Point                                         | SWx Output Voltage ≥ 1V                                                 | -0.75 | -    | +0.75 | %         |
| %V <sub>SWx_SP</sub> | Reference Voltage Accuracy without Load                                  | 0.8V ≤ SWx Output Voltage <1V                                           | -1    | -    | +1    | %         |
| Vout_swx             | Output Voltage Range                                                     | SWA when R2B[5] = '0'<br>SWB when R2B[4] = '0'<br>SWC when R2B[3] = '0' | 800   | -    | 1435  | mV        |
|                      |                                                                          | SWD when R2B[0] = '0'                                                   | 1500  | -    | 2135  | mV        |
| Vout_step            | Output Voltage Programmable Step                                         |                                                                         | -     | 5    | -     | mV        |
| Kdvs_sr              | Slew Rate of Dynamic Output Voltage<br>Scaling in Non-Write Protect mode |                                                                         | 0.8   | 1.0  | 1.2   | mV/<br>μs |
| Ron_Hs               | HS-MOS ON Resistance <sup>6</sup>                                        | HS-MOS ON Resistance                                                    | -     | 20   | 30    | mΩ        |
| R <sub>ON_LS</sub>   | LS-MOS ON Resistance <sup>6</sup>                                        | LS-MOS ON Resistance                                                    | -     | 8    | 12    | mΩ        |
|                      | 20                                                                       | R20[7:6], R20[5:4], R20[3:2],<br>R20[1:0] = '00'                        | 3.6   | 4    | 4.8   | А         |
|                      | Vollay Command Limité                                                    | R20[7:6], R20[5:4], R20[3:2],<br>R20[1:0] = '01'                        | 4.05  | 4.5  | 5.4   | А         |
| ILIM_Valley          | Valley Current Limit <sup>6</sup>                                        | R20[7:6], R20[5:4], R20[3:2],<br>R20[1:0] = '10'                        | 4.5   | 5    | 6     | А         |
|                      |                                                                          | R20[7:6], R20[5:4], R20[3:2],<br>R20[1:0] = '11'                        | 4.95  | 5.5  | 6.9   | А         |
| fow                  | Switching Fraguency                                                      | R29[5:4], R29[1:0], R2A[5:4],<br>R2A[1:0] = '01'                        | 675   | 750  | 825   | kHz       |
| fsw                  | Switching Frequency                                                      | R29[5:4], R29[1:0], R2A[5:4],<br>R2A[1:0] = '10'                        | 900   | 1000 | 1100  | kHz       |



Table 5. Electrical Characteristics 1, 2 (Sheet 4 of 7)

| Symbol               | Parameter                                | Conditions                                                                     | Min     | Тур   | Max       | Unit |
|----------------------|------------------------------------------|--------------------------------------------------------------------------------|---------|-------|-----------|------|
| toff_MIN             | Minimum Off-Time <sup>3</sup>            | Open loop. FB_P = 95% * target                                                 | 150     | 195   | 240       | ns   |
| %Vuvp                | Under-Voltage Protection Threshold       | R22[3:2], R24[3:2], R26[3:2],<br>R28[3:2] = '00'                               | 87      | 90    | 93        | %    |
|                      |                                          | Other settings                                                                 | typ 3   | typ.  | typ. + 3  | %    |
| %V <sub>OVP</sub>    | Over-Voltage Protection Threshold        | R22[5:4], R24[5:4], R26[5:4],<br>R28[5:4] = '10'                               | 109.5   | 112.5 | 115.5     | %    |
|                      |                                          | Other settings                                                                 | typ 3   | typ.  | typ. + 3  | %    |
| %V <sub>PGL</sub>    | Power Good Low-Side Threshold            | SWx Output Voltage Falling.<br>R21[0], R23[0], R25[0], R27[0] = '0'            | 92      | 95    | 97.5      | %    |
|                      |                                          | Other settings                                                                 | typ 3   | typ.  | typ.+ 2.5 | %    |
| %Vpgh                | Power Good High-Side Threshold           | SWx Output Voltage Rising.<br>R22[7:6], R24[7:6], R26[7:6],<br>R28[7:6] = '01' | 105     | 107.5 | 110.5     | %    |
|                      |                                          | Other settings                                                                 | typ 2.5 | typ.  | typ. + 3  | %    |
| %PG_HYS              | Power Good Hysteresis                    |                                                                                | 1.0     | 2.5   | 4.0       | %    |
| RDISCHG              | Discharge Resistance                     |                                                                                | 10      | 25    | 40        | Ω    |
| LDO (VLDO_1.         | 8V, VLDO_1.0V)                           |                                                                                |         |       |           |      |
| %LDOx_ACC            | LDOx Regulation Voltage Accuracy         |                                                                                | -2.0    | -     | +2.0      | %    |
| VIDO: DANOE          | Output Voltage Setting Range             | VLDO_1.8V                                                                      | 1.7     | ı     | 1.9       | V    |
| VLDUX_RANGE          |                                          | VLDO_1.0V                                                                      | 0.9     | ı     | 1.2       | V    |
| Vldox_range<br>Vldr  | Load Regulation                          | VLDO_1.8V, I <sub>LOAD</sub> = 0mA to 25mA                                     | ı       | 2.0   | 5.0       | mV   |
| VLDR                 | Load Negaration                          | VLDO_1.0V, I <sub>LOAD</sub> = 0mA to 20mA                                     | -       | 2.0   | 5.0       | mV   |
| ILIM LDOx            | Current Limit                            | VLDO_1.8V                                                                      | 40      | 60    | 80        | mA   |
| ILIM_LDOX            | Our Cit Limit                            | VLDO_1.0V                                                                      | 35      | 50    | 65        | mA   |
|                      |                                          | VLDO_1.8V, falling, R1A[2] = '0'                                               | 1.55    | 1.6   | 1.65      | V    |
| $V_{PG\_LDOx}$       | Power Good Threshold                     | VLDO_1.0V, falling, R1A[0] = '0'                                               | -14     | -10   | -6.5      | %    |
|                      |                                          | VLDO_1.0V, falling, R1A[1] = '1'                                               | -18.5   | -15   | -12       | %    |
| V <sub>UV_LDOx</sub> | Invalid Threshold                        | VLDO_1.8V, falling                                                             | 1.1     | 1.2   | 1.3       | V    |
| VOV_LDOX             | mivalia miconola                         | VLDO_1.0V, falling                                                             | 0.55    | 0.6   | 0.65      | V    |
| PSRR <sub>LDOx</sub> | Power Supply Rejection Rate <sup>3</sup> | f = 100 Hz, I <sub>OUT</sub> = 20mA                                            | -       | -60   | -         | dB   |
|                      | . Site. Cappiy Hojodioii Hato            | f = 10 kHz, I <sub>OUT</sub> = 20mA                                            | -       | -40   | -         | dB   |
| RDIS_LDOx            | Discharge Resistance                     |                                                                                | 15      | 30    | 55        | Ω    |
| Voltage Monito       | oring ADC                                | ,                                                                              |         |       |           |      |
| N <sub>R_V</sub>     | Resolution                               |                                                                                | -       | 8     | -         | bits |
| ·                    |                                          |                                                                                |         |       |           |      |



Table 5. Electrical Characteristics<sup>1, 2</sup> (Sheet 5 of 7)

| Symbol                                    | Parameter                               | Conditions                           | Min  | Тур | Max | Unit     |
|-------------------------------------------|-----------------------------------------|--------------------------------------|------|-----|-----|----------|
|                                           |                                         | SWA/B/C Output range: 1.05V to 1.16V | -1   | -   | 1   | LSB      |
| INL_V                                     | Integral Nonlinearity                   | SWD Output range: 1.75V to 1.85V     |      |     | CV  |          |
|                                           |                                         | Others                               | -3   | -(  | 3   | LSB      |
| tct_v                                     | Conversion Time                         |                                      | 174  | 200 | 235 | μs       |
| Current Monito                            | oring ADC                               |                                      |      | 3   |     | •        |
| N <sub>R_C</sub>                          | Resolution                              |                                      | -    | 6   | -   | bits     |
| INI C                                     | Integral Nephropritus                   | <0.5A                                | -4   | -   | 4   | LSB      |
| INL_C                                     | Integral Nonlinearity <sup>6</sup>      | ≥0.5A                                | -3   | -   | 3   | LSB      |
| I <sub>DCR_C</sub>                        | ADC Decoding Current Range              | 19                                   | 0    | -   | 8   | Α        |
| tcT_C                                     | Conversion Time                         |                                      | 174  | 200 | 235 | μs       |
| Temperature N                             | Monitoring ADC                          |                                      |      |     | •   | •        |
| N <sub>R_T</sub>                          | Resolution                              | ~~                                   | -    | 3   | -   | bits     |
| INL_T                                     | Integral Nonlinearity <sup>3</sup>      |                                      | -1   | -   | 1   | LSB      |
| T <sub>DTR</sub>                          | ADC Decoding Temperature Range          | ×0,                                  | 80   | -   | 140 | °C       |
| t <sub>CT_T</sub>                         | Conversion Time <sup>3</sup>            |                                      | -    | 1   | -   | μs       |
| Thermal Protec                            | ction                                   |                                      |      |     | l . | <u>I</u> |
| T <sub>WARN</sub>                         | Thermal Warning Threshold <sup>3</sup>  | R1B[2:0]='101'                       | -    | 125 | -   | °C       |
| ΔT <sub>WARN_HYS</sub>                    | Thermal Warning Hysteresis <sup>3</sup> |                                      | -    | 10  | -   | °C       |
| Тотр                                      | Thermal Shutdown Threshold <sup>3</sup> | R2E[2:0]='100'                       | -    | 145 | -   | °C       |
| I <sup>2</sup> C Interface <sup>6,7</sup> | ' - Open Drain                          |                                      |      |     |     |          |
| f <sub>SCL</sub>                          | SCL Operating Frequency                 |                                      | 0.01 | -   | 1   | MHz      |
| tніgн                                     | SCL Clock High Pulse Width Time         |                                      | 260  | -   | -   | ns       |
| t <sub>LOW</sub>                          | SCL Clock Low Pulse Width Time          |                                      | 500  | -   | -   | ns       |
| tтімеоит                                  | Detect Clock Input Low Time             |                                      | 10   | -   | 50  | ms       |
| t <sub>R</sub>                            | Clock/Data Rise Time                    |                                      | -    | -   | 120 | ns       |
| tr                                        | Clock/Data Fall Time                    |                                      | -    | -   | 120 | ns       |
| tsu:DAT                                   | Data in Setup Time                      |                                      | 50   | -   | -   | ns       |
| thd:DI                                    | Data in Hold Time                       |                                      | 0    | -   | -   | ns       |
| tsu:sta                                   | Start Condition Setup Time              |                                      | 260  | -   | -   | ns       |
| thd:sta                                   | Start Condition Hold Time               |                                      | 260  | -   | -   | ns       |
| tsu:sto                                   | Stop Condition Setup Time               |                                      | 260  | -   | -   | ns       |



Table 5. Electrical Characteristics 1, 2 (Sheet 6 of 7)

| Symbol                        | Parameter                                                                                    | Conditions | Min  | Тур | Max  | Unit |
|-------------------------------|----------------------------------------------------------------------------------------------|------------|------|-----|------|------|
| t <sub>BUF</sub>              | Time Between Stop Condition and next Start Condition                                         |            | 500  | -   | -    | ns   |
| thd:dat                       | SDA Data Out Hold Time                                                                       |            | 0.5  | -   | 350  | ns   |
| tDEVCTRLCCC_<br>DELAY_PEC_DIS | DEVCTRL CCC Followed by<br>DEVCTRL CCC or Register Read/<br>Write Command Delay <sup>8</sup> |            | 3    |     | 7-   | μs   |
| ti2C_CCC_UPDATE<br>_DELAY     | SETHID CCC or SETAASA CCC followed by any other CCC or Read/ Write Command Delay             |            | 2.5  |     | -    | μs   |
| I3C Basic Interf              | ace <sup>6,7,9</sup> - Push Pull                                                             |            |      |     | •    |      |
| fscL                          | SCL Operating Frequency                                                                      |            | 0.01 | -   | 12.5 | MHz  |
| thigh                         | SCL Clock High Pulse Width Time                                                              |            | 35   | -   | -    | ns   |
| t <sub>LOW</sub>              | SCL Clock Low Pulse Width Time                                                               |            | 35   | -   | -    | ns   |
| tтімеоит                      | Detect Clock Input Low Time                                                                  |            | 10   | -   | 50   | ms   |
| tr                            | Clock/Data Rise Time                                                                         |            | -    | -   | 5    | ns   |
| t <sub>F</sub>                | Clock/Data Fall Time                                                                         |            | 0    | -   | 5    | ns   |
| tsu:dat                       | Data in Setup Time                                                                           | XO         | 8    | -   | -    | ns   |
| t <sub>HD:DI</sub>            | Data in Hold Time                                                                            |            | 3    | -   | -    | ns   |
| tsu:sta                       | Start Condition Setup Time                                                                   |            | 12   | -   | -    | ns   |
| thd:sta                       | Start Condition Hold Time                                                                    |            | 30   | -   | -    | ns   |
| tsu:sto                       | Stop Condition Setup Time                                                                    |            | 12   | -   | -    | ns   |
| t <sub>BUF</sub>              | Time Between Stop Condition and next Start Condition <sup>10</sup>                           |            | 500  | -   | -    | ns   |
| tроит                         | SCL Falling Clock In to Valid SDA<br>Data Out Time                                           |            | 0.5  | -   | 12   | ns   |
| tDOFFT                        | SCL Rising Clock In to Target SDA Output Off                                                 |            | 0.5  | -   | 12   | ns   |
| tDOFFC                        | SCL Rising Clock In to Controller<br>SDA Output Off                                          |            | 0.5  | -   | 30   | ns   |
| tcl_r_dat_f                   | SCL Rising Clock In to Host Driving Data Signal Low <sup>11</sup>                            | _          | 40   | -   | -    | ns   |
| taval                         | Bus Available Time<br>(no edges seen on SCL and SDA)                                         |            | 1    | -   | -    | μs   |
| tibi_issue                    | Time to issue IBI after an event is detected when Bus is available                           |            |      | -   | 15   | μs   |



Table 5. Electrical Characteristics<sup>1, 2</sup> (Sheet 7 of 7)

| Symbol                        | Parameter                                                                                                                            | Conditions | Min | Тур | Max | Unit |
|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|------------|-----|-----|-----|------|
| tclr_i3c_cmd_<br>delay        | Time from Clear Register Status to<br>any I3C Basic operation with Start<br>condition to avoid false IBI<br>generation; PEC disabled |            | 4   | -   | 3   | μs   |
|                               | Time from Clear Register Status to<br>any I3C Basic operation with Start<br>condition to avoid false IBI<br>generation; PEC enabled  |            | 15  | 6 1 |     | μs   |
| tDEVCTRLCCC_<br>DELAY_PEC_DIS | DEVCTRL CCC Followed by<br>DEVCTRL CCC or Register Read/<br>Write Command Delay <sup>8</sup>                                         |            | 3   | -   | -   | μs   |
| twr_rd_delay_<br>PEC_EN       | Register Write Command Followed by<br>Register Read Command Delay in<br>PEC Enable Mode <sup>12</sup>                                | 150        | 8   | -   | -   | μs   |
| ti3C_CCC_UPDATE<br>_DELAY     | RSTDAA CCC or ENEC CCC or DISEC CCC to any other CCC or Read/Write Command Delay                                                     |            | 2.5 | -   | -   | μs   |
| tccc_delay                    | Any CCC followed by RSTDAA CCC delay                                                                                                 |            | 2.5 |     | -   | μs   |

- 1.  $V_{INX} = 12 \text{ V}$ ,  $V_{IN}$  MGMT = 3.3V,  $T_J = -40 ^{\circ}\text{C}$  to +125  $^{\circ}\text{C}$ , unless otherwise noted.
- 2. The device is not guaranteed to function outside its operating conditions.
- 3. Guaranteed by design and/or characterization.
- 4. The R<sub>ON SDA</sub> min. value is  $19\Omega$  when T<sub>J</sub> is -40°C.
- 5. The reference load and the timing measurement points are shown as Figure 7 and Figure 8. For slew rate measurement, V<sub>OH</sub> = {1.0/ (R<sub>ON</sub> +50)}\*50.
- 6. Tested under 25°C and 125°C. -40°C is guaranteed by design and/or characterization.
- 7. Check input/output timing from Figure 9 to Figure 12.
- 9. I3C Basic mode with Open Drain operation follows timing values as shown in I2C Mode.
- 10. If PEC is enabled, two RD DELAY PEC EN timing parameter applies.
- 11. See Figure 23.
- 12. From STOP condition for Register Write Command Data Packet to START condition for Register Read Command Data Packet delay. This timing parameter restriction is only applicable when PEC function is enabled in PMIC. If PEC is disabled, this timing parameter does not apply. The PMIC sends NACK if Host does not satisfy twp\_pd\_delay\_pec\_en timing parameter.

Figure 7. Output Slew Rate and Output Timing Reference Load





Figure 8. Output Slew Rate Measurement Points



Figure 9. I<sup>2</sup>C or I3C Basic Bus AC Input Timing Parameter Definition



Figure 10. I3C Basic Bus AC Data Output Timing Parameter Definition





Figure 11. I<sup>2</sup>C Bus AC Data Output Timing Parameter Definition



Figure 12. Rise and Fall Timing Parameter Definition











#### 3 Function Description

The M88P5000 is a Power Management IC (PMIC) containing four buck converters (SWA/SWB/SWC/SWD) and two LDOs (VLDO\_1.8V and VLDO\_1.0V) with necessary protection functions. The buck converters adopt Constant On Time (COT) control to realize the fast transient response. Two of the buck converters (SWA and SWB) can be configured to operate in dual-phase and single output power rail. Two ADCs are implemented to monitor the current consumptions of the buck converters and the voltage information of the input/output rails. The PMIC is designed to meet power requirements of DDR5 server high current PMIC with high efficiency and small form factor.

#### 3.1 Constant On Time Control

The COT control algorithm can be described briefly as follows: the high-side switch On time is determined by a one-shot whose period is inversely proportional to the input voltage and directly proportional to the output voltage. Another one-shot determines the minimum Off time. The On-time one-shot can be triggered when the following conditions occur: the output voltage is lower than the reference voltage, the low-side switch current is below the current-limit threshold, and the minimum Off-time one-shot has timed out.

#### 3.2 Buck Converter Current Limit

The PMIC uses an internal current sense circuit and does not need the external current sense resistor. If the current sense voltage is above the current-limit threshold, the pulse modulator is not allowed to initiate a new cycle. The actual inductor peak current is the current-limit threshold plus the inductor peak-to-peak ripple current. The former can be set through I<sup>2</sup>C/I3C Basic, and the latter depends on the output inductance, VIN\_BULK (VINx) voltage, output voltage and phase switching frequency.

#### 3.3 Power Up Sequence

The DDR5 PMIC has two input supplies from the platform: VIN BULK (VINx) and VIN MGMT.

The VIN\_MGMT supply is used to generate the internal bias voltage for reading operation from its internal non-volatile memory content and to supply VLDO\_1.8V & VLDO\_1.0V. At power on, the VIN\_MGMT supply shall reach a minimum of 2.8V before it can be detected as a valid input supply to the PMIC. The VIN\_MGMT supply is strictly a voltage input.

The VIN\_BULK supply is used by the PMIC for all buck regulators, and it may also be used to generate the internal bias voltage in Switch Over mode. At power on, the VIN\_BULK input supply shall reach a minimum threshold VINx\_PG\_RS (R1A[7:5] + 1V) before it can be detected as a valid input supply to the PMIC. The PMIC tolerates any non-monotonic input supply once it crosses this threshold.

Figure 13 and Figure 14 show the PMIC power up sequence when the power is first applied. The platform can power up VIN\_BULK and VIN\_MGMT supply in any sequence. Figure 13 shows that VIN\_MGMT supply ramps up first prior to VIN\_BULK supply. Figure 14 shows that VIN\_BULK supply ramps up first prior to VIN\_MGMT supply. The PMIC does not mandate any specific timing relationship between VIN\_BULK and VIN\_MGMT supply.





Figure 13. VIN\_MGMT Ramps Up First

Figure 14. VIN\_BULK Ramps Up First



Once the VBIAS supplied by VIN\_MGMT is valid and stable, the PMIC shall drive VLDO\_1.8V & VLDO\_1.0V supply, and it shall enable I<sup>2</sup>C/I3C Basic bus interface function and read the MTP data within 3ms. The host shall not attempt to access the PMIC's memory registers until the 3ms timing requirement is satisfied. The PMIC allows access to its memory registers as long as VIN\_MGMT input supply is valid and the PMIC does not require VIN\_BULK input supply. The host may read PMIC's own internal memory content prior to ramping VIN\_BULK supply.

During power on, the host shall:

- Ramp up VIN MGMT supply; ramp up VIN BULK supply; (No timing relationship between the two supplies)
- Send VR Enable command by setting register R32[7] = '1'.

The host, prior to issuing VR Enable command, must keep VIN\_MGMT input supply valid as long as VLDO\_1.8V & VLDO\_1.0V LDO outputs are required. If VIN\_MGMT input supply is removed or drops below 2.7V, the PMIC does not guarantee any operation including VLDO\_1.8V & VLDO\_1.0V LDO outputs as well as its I²C/I3C Basic interface regardless of VIN\_BULK input supply status.



#### 3.4 Switch Over Function (SWOVER)

After the host issues VR Enable command to the PMIC, the PMIC offers the input supply Switch Over (SWOVER) function. The PMIC has an automatic internal input supply Switch Over function from VIN\_MGMT input supply to VIN\_BULK input supply. The PMIC triggers the switchover to VIN\_BULK input supply when VIN\_MGMT input supply drops below the threshold set in Register R2F[7]. The VBIAS is supplied by VIN\_BULK after switchover. The PMIC's VLDO\_1.8V & VLDO\_1.0V LDO outputs and I²C/I3C Basic interface (SCL/SDA) continue to operate as normal. While the PMIC is in the Switch Over mode to VIN\_BULK, VIN\_MGMT input supply can re-power backup at any time and the PMIC switches back to VIN\_MGMT input supply for its LDO outputs and I²C/I3C Basic interface continues to operate as normal. Figure 15 shows automatic internal Switch Over function.



Figure 15. Input Supply Switch Over Function

#### 3.5 Switching Regulators Power ON Sequence

After VR Enable command is registered, the PMIC shall complete the following power up steps:

- 1. Begin to execute Power On sequence as programmed in Power On sequencing registers of R40 (Config 0) to R43 (Config 3) etc.:
- 2. Power up all enabled output switching regulators and be ready for normal operation;
- 3. Update status registers and float CAMP output signal;

Power On sequencing registers of R40 to R43 are allocated in PMIC's DIMM vendor registers region (password protected).

Figure 16 shows the specific sequence of ramping up the output regulators as an example. The specific ramp up sequence is configurable through the registers.



Figure 16. Power On Sequence with Config 0 and Config 1 Enabled (SWA, SWB Operated in 2-Phase) (R40[7:0]=10001xxx; R41[7:0]=11111xxx; R42=0x00; R43=0x00)



Assuming that SWA and SWB are configured into dual-phase and single output power rail per setting in R4F[0]. Power on sequencing registers are configured as R40[7:0]=10001xxx; R41[7:0]=11111xxx; R42=0x00; R43=0x00. The sequence shown in Figure 16 is described as following:

The host issues VR\_ENABLE command. At time 'T0', the SWD regulator begins to ramp up with its soft-start time set in R2D[3:1]. At time 'T1', SWD completes the soft-start time after reaching the preset voltage. From time 'T1', the PMIC waits for the 'idle time 0' set in R40[2:0]. At time 'T2', the next group of regulators of SWAB and SWC begin to ramp up with their related soft-start time set in R2C[7:5] and R2D[7:5]. At time 'T3', both SWAB and SWC complete the soft-start time after reaching the relevant preset voltage. From time 'T3', the PMIC waits for the 'idle time 1' set in R41[2:0]. At time 'T4', the PMIC keeps the CAMP signal floating (i.e it remains High). The total power-On time should be temic pwg good out.

After power On, the PMIC allows VIN\_BULK input supply to vary and go as low as VIN\_BULK min value (4.25V), while it continues to operate as normal. The VIN MGMT input supply can drop and may recover at any time.

If PMIC CAMP signal is not pulled High after the Power On Sequence is completed, the host can access the PMIC status registers for detailed information after tpmic\_pwr\_good\_out time. The PMIC may NACK for any host request on I2C or I3C Basic bus after VR Enable command until tpmic\_pwr\_good\_out time expires.

#### 3.6 Switching Regulators Power Off Sequence

The Power Off Sequence for all four buck regulators is activated when one of the following events occurs:

- 1. Setting control register bit VR\_ENABLE (R32[7]) to 1'b0 (Only in Non-Write Protect mode);
- 2. Removing PMIC's 12 V input supply;
- 3. PMIC detecting CAMP input signal transition from High to Low logic (R32[4]="0");
- 4. PMIC detecting some events under column of VR Disable Trigger in Table 6.

The behavioral of the Power Off Sequence is similar to the Power On sequence, and the settings can be programmed in registers from R58 (Config 0) to R5B (Config 3) which are allocated in the password-protected DIMM vendor register region.



Figure 17 shows the specific sequence of ramping down the output regulators (SWAB, SWC and SWD) as an example. The specific ramp down sequence is configurable through the registers.

Figure 17. Power Off Sequence with Config 0 and Config 1 Enabled (SWA, SWB Operated in 2-Phase)
(R58[7:0]=11110xxx; R59[7:0]=11111000; R5A=0x00; R5B=0x00)



In addition, in Non-Write Protect mode, the host can configure one or more bits in R2F [6:3] to '0' in any specific Power Off Sequence. The PMIC keeps the CAMP signal floating (i.e it remains High) because this is intentional command from the host and not a fault condition. Note that host can re-enable any of disabled output regulators by configuring one or more bits in R2F [6:3] to '1' in any specific sequence.

## 3.7 CAMP Signal

The CAMP (Control AND Monitor Port) signal provides three different functions.

- 1. Register Write Protect function
- 2. Fail n function
- 3. Status function

## 3.7.1 Register Write Protect Function

By default, the PMIC register Write Protect function is enabled (R2F[2]='0'). The CAMP input signal level determines when PMIC enters or exits the Write Protect mode. The PMIC enters the Write Protect mode when CAMP signal is at logic level High. PMIC exits the Write Protect mode when CAMP signal is at logic Low. In Write Protect mode, the PMIC does not allow to modify all R15 to R2F, R32 and R35 in the host region as well as R40 to R6F in the DIMM region. The PMIC simply ignores the host request for write operation in Write Protect mode. The PMIC allows all register read access in Write Protect mode.

If R2F[2]='1', the PMIC does not enter Write Protect mode. The PMIC CAMP input signal has no effect on Write Protect function. The PMIC allow write and read access to all registers.

**Caution:** The operation of Non-write Protect mode should be limited to lab and debug environment instead of normal system operation.



## 3.7.2 Fail\_n Function

By default, PMIC Fail\_n function is enabled (R32[4]='0'). When PMIC CAMP input signal transitions from High to Low, the PMIC executes VR Disable command, asserts CAMP signal low (if R32[3]='0'), exits the Write Protect mode and clears R32[7] to '0'.

If R32[4]='1', the PMIC Fail\_n function is disabled. The Fail\_n function is independent of PMIC's Write Protect function.

#### 3.7.3 Status Function

The PMIC CAMP output signal indicates status of VIN\_BULK input supply and all output regulators (SWx power rails, VLDO\_1.8V, VLDO\_1.1V and VBIAS). Once PMIC receives VR Enable command, the PMIC floats CAMP pin when VIN\_BULK input supply is valid and all enabled output regulator's tolerances are maintained. Note that CAMP pin is not effected based on VIN\_MGMT input supply.

At first power up, with the stable & valid input supply VIN\_MGMT as well as VLDO\_1.8V & VLDO\_1.0V LDO outputs, the PMIC asserts CAMP pin Low.

Once PMIC receives VR Enable command from the host, the PMIC enables all appropriate output regulators and updates corresponding status registers and enters state called as "Regulation". At this point, PMIC floats CAMP output and the external board pullup resistor pulls the CAMP pin high. Once the CAMP pin is pulled high (i.e no other PMIC is driving the CAMP pin low), the PMIC enters state stated called as "online" state.

Once the CAMP pin is High, if PMIC detects any condition either on VIN\_BULK input supply or any of the output regulators (SWx power rails, VLDO\_1.8V, VLDO\_1.0V, and VBIAS) that causes the PMIC to update it status registers to indicate the power status is not good, then PMIC asserts CAMP pin low and keeps it asserted until the host explicitly takes a specific action corresponding to it. The PMIC does not automatically let the CAMP pin float even if the condition that triggered the PMIC to assert the CAMP pin no longer exists. In other words, the PMIC's CAMP pin is latched and once latched, it must be explicitly addressed by the host.

Regardless of whether PMIC is operating in Write Protect mode or not, the PMIC always asserts CAMP signal low to indicate the status if there is a fault event.

## 3.8 GSI n Signal

General Status Interrupt (GSI\_n) is an Open Drain output signal. By default at power on, GSI\_n output is disabled. The host can enable the GSI\_n output by setting R1B[3]='1'. Typically, GSI\_n output is pulled up to 1 k $\Omega$  resistor to 1.8V or 3.3V. The PMIC asserts GSI\_n output for the events as described in Table 6.

## 3.9 Finite State Machine (FSM)

Finite State Machine is implemented within the PMIC to control different operating states. Figure 18 shows high-level simplified state diagram. Specific transition details are function of PMIC's configuration register settings (e.g. R2F, R32, etc. as well as CAMP signal and input/output supplies). Please refer to detailed functional description and configuration register definition for PMIC operation.

The detailed state descriptions of the FSM are as below:

- Offline State: All registers are reset to specified default values. VLDO\_1.8V, VLDO\_1.0V and DCDC SWx regulators are off. CAMP is Hi-Z.
- CONFIGURATION (Non-Write Protect) State: All registers are writable and readable. PMIC downloads the data from MTP when the first time entering the CONFIGURATION State. The I<sup>2</sup>C/I3C Basic bus interface is alive and running. LDOs are valid; switch regulators are off. CAMP is low.
- REGULATION (Non-Write Protect) State: All registers are writable and readable. All enabled output rails are



active. Internal power good is floated, external CAMP is low.

• Online (Write Protect) State: All registers are readable. All non protect registers are writable. All enabled output rails are active. CAMP is high.

Figure 18. PMIC FSM





# 3.10 PMIC Response to Function Interrupt

Table 6 lists the PMIC behaviors in response to various interrupt events when mask register bits are not set.

Table 6. PMIC Events Interrupt Summary (Sheet 1 of 2)

| Status<br>Event                        | Status<br>Bit | Clear<br>Bit | Mask<br>Bit | Threshold<br>Setting | Hysteresis<br>Threshold          | NVM Error<br>Log                 | GSI_n<br>Output | CAMP<br>(Output) | VR<br>Disable<br>Trigger |
|----------------------------------------|---------------|--------------|-------------|----------------------|----------------------------------|----------------------------------|-----------------|------------------|--------------------------|
| VIN_BULK<br>Power Good                 | R08[7]        | R10[7]       | R15[7]      | R1A[7:5]             | R1A[7:5] + 1 V                   | N/A                              | Low             | Low              | No                       |
| VIN_BULK<br>Over Voltage               | R08[0]        | R10[0]       | R15[0]      | R1B[7]               | R1B[7] - 1.2 V                   | R04[5],<br>R05[2:0]              | Low             | Low              | Yes                      |
| VIN_BULK<br>Under Voltage              | R33[3]        | R14[3]       | R19[3]      | 4 V                  | R1A[7:5] + 1 V                   | N/A                              | Low             | Low              | Yes                      |
| VIN_MGMT<br>Over Voltage               | R08[1]        | R10[1]       | R15[1]      | R1B[5]               | 3.5 V                            | N/A                              | Low             | High             | No                       |
| VBIAS<br>Power Good                    | R09[6]        | R11[6]       | R16[6]      | R1A[3]               | 2.8 V                            | N/A                              | Low             | Low              | No                       |
| VBIAS<br>Under Voltage                 | R33[3]        | R14[3]       | R19[3]      | 2.55 V               | 2.8 V                            | N/A                              | Low             | Low              | Yes                      |
| VIN_MGMT to<br>VIN_BULK<br>Switch Over | R09[4]        | R11[4]       | R16[4]      | R2F[7]               | 2.9 V                            | N/A                              | Low             | High             | No                       |
| Valid<br>VIN_MGMT in<br>Switch Over    | R33[4]        | R14[4]       | R19[4]      | 2.9 V                |                                  | N/A                              | Low             | High             | No                       |
| 1.8V LDO<br>Power Good                 | R09[5]        | R11[5]       | R16[5]      | R1A[2]               | 1.66 V                           | N/A                              | Low             | Low              | No                       |
| 1.0V LDO<br>Power Good                 | R33[2]        | R14[2]       | R19[2]      | R1A[0]               | R1A [0] + 6%                     | N/A                              | Low             | Low              | No                       |
| SWA Output<br>Power Good               | R08[5]        | R10[5]       | R15[5]      | R21[0],<br>R22[7:6]  | R21[0] + 2.5%<br>R22[7:6] - 2.5% | N/A                              | Low             | Low              | No                       |
| SWB Output<br>Power Good               | R08[4]        | R10[4]       | R15[4]      | R23[0],<br>R24[7:6]  | R23[0] + 2.5%<br>R24[7:6] - 2.5% | N/A                              | Low             | Low              | No                       |
| SWC Output<br>Power Good               | R08[3]        | R10[3]       | R15[3]      | R25[0],<br>R26[7:6]  | R25[0] + 2.5%<br>R26[7:6] - 2.5% | N/A                              | Low             | Low              | No                       |
| SWD Output<br>Power Good               | R08[2]        | R10[2]       | R15[2]      | R27[0],<br>R28[7:6]  | R27[0] + 2.5%<br>R28[7:6] - 2.5% | N/A                              | Low             | Low              | No                       |
| SWA Output<br>Over Voltage             | R0A[7]        | R12[7]       | R17[7]      | R22[5:4]             | -                                | R04[6],<br>R05[6,2:0],<br>R06[3] | Low             | Low              | Yes                      |
| SWB Output<br>Over Voltage             | R0A[6]        | R12[6]       | R17[6]      | R24[5:4]             | -                                | R04[6],<br>R05[5,2:0],<br>R06[2] | Low             | Low              | Yes                      |
| SWC Output<br>Over Voltage             | R0A[5]        | R12[5]       | R17[5]      | R26[5:4]             | -                                | R04[6],<br>R05[4,2:0],<br>R06[1] | Low             | Low              | Yes                      |



Table 6. PMIC Events Interrupt Summary (Sheet 2 of 2)

| Status<br>Event                   | Status<br>Bit | Clear<br>Bit | Mask<br>Bit | Threshold<br>Setting | Hysteresis<br>Threshold | NVM Error<br>Log                 | GSI_n<br>Output | CAMP<br>(Output) | VR<br>Disable<br>Trigger |
|-----------------------------------|---------------|--------------|-------------|----------------------|-------------------------|----------------------------------|-----------------|------------------|--------------------------|
| SWD Output<br>Over Voltage        | R0A[4]        | R12[4]       | R17[4]      | R28[5:4]             | -                       | R04[6],<br>R05[3,2:0],<br>R06[0] | Low             | Low              | Yes                      |
| SWA Output<br>Under Voltage       | R0B[3]        | R13[3]       | R18[3]      | R22[3:2]             | -                       | R04[6],<br>R05[6,2:0],<br>R06[7] | Low             | Low              | Yes                      |
| SWB Output<br>Under Voltage       | R0B[2]        | R13[2]       | R18[2]      | R24[3:2]             | -                       | R04[6],<br>R05[5,2:0],<br>R06[6] | Low             | Low              | Yes                      |
| SWC Output<br>Under Voltage       | R0B[1]        | R13[1]       | R18[1]      | R26[3:2]             | -                       | R04[6],<br>R05[4,2:0],<br>R06[5] | Low             | Low              | Yes                      |
| SWD Output<br>Under Voltage       | R0B[0]        | R13[0]       | R18[0]      | R28[3:2]             | -                       | R04[6],<br>R05[3,2:0],<br>R06[4] | Low             | Low              | Yes                      |
| SWA Output<br>Current Limit       | R0B[7]        | R13[7]       | R18[7]      | R20[7:6]             |                         | N/A                              | Low             | High             | No                       |
| SWB Output<br>Current Limit       | R0B[6]        | R13[6]       | R18[6]      | R20[5:4]             | -01                     | N/A                              | Low             | High             | No                       |
| SWC Output<br>Current Limit       | R0B[5]        | R13[5]       | R18[5]      | R20[3:2]             |                         | N/A                              | Low             | High             | No                       |
| SWD Output<br>Current Limit       | R0B[4]        | R13[4]       | R18[4]      | R20[1:0]             | -                       | N/A                              | Low             | High             | No                       |
| SWA Output High<br>Current/ Power | R09[3]        | R11[3]       | R16[3]      | R1C[7:2]             | -                       | N/A                              | Low             | High             | No                       |
| SWB Output High<br>Current/ Power | R09[2]        | R11[2]       | R16[2]      | R1D[7:2]             | -                       | N/A                              | Low             | High             | No                       |
| SWC Output High<br>Current/ Power | R09[1]        | R11[1]       | R16[1]      | R1E[7:2]             | -                       | N/A                              | Low             | High             | No                       |
| SWD Output High<br>Current/ Power | R09[0]        | R11[0]       | R16[0]      | R1F[7:2]             | -                       | N/A                              | Low             | High             | No                       |
| High Temperature Warning          | R09[7]        | R11[7]       | R16[7]      | R1B[2:0]             | R1B[2:0] - 10 °C        | N/A                              | Low             | High             | No                       |
| Critical<br>Temperature           | R08[6]        | N/A          | N/A         | R2E[2:0]             | -                       | R04[4],<br>R05[2:0]              | Low             | Low              | Yes                      |
| PEC Error                         | R0A[3]        | R12[3]       | R17[3]      | N/A                  | -                       | -                                | Low             | High             | No                       |
| Parity Error                      | R0A[2]        | R12[2]       | R17[2]      | N/A                  | -                       | -                                | Low             | High             | No                       |

The host is expected to read appropriate status registers to determine and isolate the cause of the GSI\_n signal assertion or CAMP signal assertion. The host may attempt to clear or mask the appropriate corresponding interrupt event. The PMIC keeps the GSI\_n signal asserted or CAMP signal asserted until the appropriate corresponding registers are explicitly cleared or masked by the host. Table 7 and Table 8 show the PMIC's response of GSI\_n signal and CAMP output signal for each event before and after host issues the Clear command. Table 7 and Table 8 assumes that all mask bits are either '0' or '1' for simplicity.



Table 7. PMIC Response for Clear Command by Host - 1

|                                                                                                                                  | Event O<br>All Mask          |                   | Event No                           | ommand;<br>t Present;<br>Bits = '0' |                              | ccurred;<br>Bits = '1'       | <b>Event No</b>              | ommand;<br>t Present;<br>Bits = '1' |
|----------------------------------------------------------------------------------------------------------------------------------|------------------------------|-------------------|------------------------------------|-------------------------------------|------------------------------|------------------------------|------------------------------|-------------------------------------|
|                                                                                                                                  |                              |                   | R2F[1:0] = '00' or<br>'01' or '10' |                                     | R2F[1:0] = '00'              |                              | R2F[1:                       | 0] = '00'                           |
| Event                                                                                                                            | CAMP<br>Output               | GSI_n<br>Output   | CAMP<br>Output                     | GSI_n<br>Output                     | CAMP<br>Output               | GSI_n<br>Output              | CAMP<br>Output               | GSI_n<br>Output                     |
| VIN_BULK Power Good                                                                                                              | Low                          | Low               | High                               | High                                | Low                          | High                         | High                         | High                                |
| VIN_BULK Over Voltage                                                                                                            | Low                          | Low               | Low                                | High                                | Low                          | High                         | Low                          | High                                |
| VIN_MGMT Over Voltage                                                                                                            | High                         | Low               | High                               | High                                | High                         | High                         | High                         | High                                |
| SWA Output Power Good<br>SWB Output Power Good<br>SWC Output Power Good<br>SWD Output Power Good                                 | Low<br>Low<br>Low            | Low<br>Low<br>Low | High<br>High<br>High<br>High       | High<br>High<br>High<br>High        | Low<br>Low<br>Low            | High<br>High<br>High<br>High | High<br>High<br>High<br>High | High<br>High<br>High<br>High        |
| 1.0 V LDO Power Good<br>VBIAS LDO Power Good                                                                                     | Low<br>Low<br>Low            | Low<br>Low        | High<br>High<br>High               | High<br>High                        | Low<br>Low                   | High<br>High                 | High<br>High                 | High<br>High                        |
| SWA Output Over Voltage<br>SWB Output Over Voltage<br>SWC Output Over Voltage<br>SWD Output Over Voltage                         | Low<br>Low<br>Low<br>Low     | Low<br>Low<br>Low | Low<br>Low<br>Low                  | High<br>High<br>High<br>High        | Low<br>Low<br>Low            | High<br>High<br>High<br>High | Low<br>Low<br>Low<br>Low     | High<br>High<br>High<br>High        |
| SWA Output Under Voltage<br>SWB Output Under Voltage<br>SWC Output Under Voltage<br>SWD Output Under Voltage                     | Low<br>Low<br>Low            | Low<br>Low<br>Low | Low<br>Low<br>Low                  | High<br>High<br>High<br>High        | Low<br>Low<br>Low            | High<br>High<br>High<br>High | Low<br>Low<br>Low            | High<br>High<br>High<br>High        |
| VBIAS LDO Output or VIN_BULK Input Under Voltage                                                                                 | Low                          | Low               | Low                                | High                                | Low                          | High                         | Low                          | High                                |
| SWA Output Current Limit SWB Output Current Limit SWC Output Current Limit SWD Output Current Limit                              | High<br>High<br>High<br>High | Low<br>Low<br>Low | High<br>High<br>High<br>High       | High<br>High<br>High<br>High        | High<br>High<br>High<br>High | High<br>High<br>High<br>High | High<br>High<br>High<br>High | High<br>High<br>High<br>High        |
| SWA Output High Current/Power<br>SWB Output High Current/Power<br>SWC Output High Current/Power<br>SWD Output High Current/Power | High<br>High<br>High<br>High | Low<br>Low<br>Low | High<br>High<br>High<br>High       | High<br>High<br>High<br>High        | High<br>High<br>High<br>High | High<br>High<br>High<br>High | High<br>High<br>High<br>High | High<br>High<br>High<br>High        |
| High Temperature Warning                                                                                                         | High                         | Low               | High                               | High                                | High                         | High                         | High                         | High                                |
| Critical Temperature                                                                                                             | Low                          | Low               | P/C                                | P/C                                 | Low                          | Low                          | P/C                          | P/C                                 |
| VIN_MGMT to VIN_BULK Switch Over                                                                                                 | High                         | Low               | High                               | High                                | High                         | High                         | High                         | High                                |
| Valid VIN_MGMT in Switch Over                                                                                                    | High                         | Low               | High                               | High                                | High                         | High                         | High                         | High                                |
| PEC Error                                                                                                                        | High                         | Low               | High                               | High                                | High                         | High                         | High                         | High                                |
| Parity Error                                                                                                                     | High                         | Low               | High                               | High                                | High                         | High                         | High                         | High                                |



Table 8. PMIC Response for Clear Command by Host - 2

|                                                                                                                                  | Event O                      |                          | Event No                     | ommand;<br>t Present;<br>Bits = '1' |                              | ccurred;<br>Bits = '1'       | <b>Event No</b>              | ommand;<br>t Present;<br>Bits = '1' |
|----------------------------------------------------------------------------------------------------------------------------------|------------------------------|--------------------------|------------------------------|-------------------------------------|------------------------------|------------------------------|------------------------------|-------------------------------------|
|                                                                                                                                  | R2F[1:0                      | )] = '01'                | R2F[1:                       | 0] = '01'                           | R2F[1:0                      | 0] = '10'                    | R2F[1:                       | 0] = '10'                           |
| Event                                                                                                                            | CAMP<br>Output               | GSI_n<br>Output          | CAMP<br>Output               | GSI_n<br>Output                     | CAMP<br>Output               | GSI_n<br>Output              | CAMP<br>Output               | GSI_n<br>Output                     |
| VIN_BULK Power Good                                                                                                              | High                         | Low                      | High                         | High                                | High                         | High                         | High                         | High                                |
| VIN_BULK Over Voltage                                                                                                            | Low                          | Low                      | Low                          | High                                | Low                          | High                         | Low                          | High                                |
| VIN_MGMT Over Voltage                                                                                                            | High                         | Low                      | High                         | High                                | High                         | High                         | High                         | High                                |
| SWA Output Power Good<br>SWB Output Power Good<br>SWC Output Power Good<br>SWD Output Power Good                                 | High<br>High<br>High<br>High | Low<br>Low<br>Low        | High<br>High<br>High<br>High | High<br>High<br>High<br>High        | High<br>High<br>High<br>High | High<br>High<br>High<br>High | High<br>High<br>High<br>High | High<br>High<br>High<br>High        |
| 1.8 V LDO Power Good<br>1.0 V LDO Power Good<br>VBIAS LDO Power Good                                                             | High<br>High<br>High         | Low<br>Low<br>Low        | High<br>High<br>High         | High<br>High<br>High                | High<br>High<br>High         | High<br>High<br>High         | High<br>High<br>High         | High<br>High<br>High                |
| SWA Output Over Voltage<br>SWB Output Over Voltage<br>SWC Output Over Voltage<br>SWD Output Over Voltage                         | Low<br>Low<br>Low<br>Low     | Low<br>Low<br>Low        | Low<br>Low<br>Low<br>Low     | High<br>High<br>High<br>High        | Low<br>Low<br>Low            | High<br>High<br>High<br>High | Low<br>Low<br>Low<br>Low     | High<br>High<br>High<br>High        |
| SWA Output Under Voltage<br>SWB Output Under Voltage<br>SWC Output Under Voltage<br>SWD Output Under Voltage                     | Low<br>Low<br>Low            | Low<br>Low<br>Low<br>Low | Low<br>Low<br>Low<br>Low     | High<br>High<br>High<br>High        | Low<br>Low<br>Low            | High<br>High<br>High<br>High | Low<br>Low<br>Low<br>Low     | High<br>High<br>High<br>High        |
| VBIAS LDO Output or VIN_BULK Input Under Voltage                                                                                 | Low                          | Low                      | Low                          | High                                | Low                          | High                         | Low                          | High                                |
| SWA Output Current Limit SWB Output Current Limit SWC Output Current Limit SWD Output Current Limit                              | High<br>High<br>High<br>High | Low<br>Low<br>Low<br>Low | High<br>High<br>High<br>High | High<br>High<br>High<br>High        | High<br>High<br>High<br>High | High<br>High<br>High<br>High | High<br>High<br>High<br>High | High<br>High<br>High<br>High        |
| SWA Output High Current/Power<br>SWB Output High Current/Power<br>SWC Output High Current/Power<br>SWD Output High Current/Power | High<br>High<br>High<br>High | Low<br>Low<br>Low        | High<br>High<br>High<br>High | High<br>High<br>High<br>High        | High<br>High<br>High<br>High | High<br>High<br>High<br>High | High<br>High<br>High<br>High | High<br>High<br>High<br>High        |
| High Temperature Warning                                                                                                         | High                         | Low                      | High                         | High                                | High                         | High                         | High                         | High                                |
| Critical Temperature                                                                                                             | Low                          | Low                      | P/C                          | P/C                                 | Low                          | Low                          | P/C                          | P/C                                 |
| VIN_MGMT to VIN_BULK Switch Over                                                                                                 | High                         | Low                      | High                         | High                                | High                         | High                         | High                         | High                                |
| Valid VIN_MGMT in Switchover                                                                                                     | High                         | Low                      | High                         | High                                | High                         | High                         | High                         | High                                |
| PEC Error                                                                                                                        | High                         | Low                      | High                         | High                                | High                         | High                         | High                         | High                                |
| Parity Error                                                                                                                     | High                         | Low                      | High                         | High                                | High                         | High                         | High                         | High                                |



Note that when host masks any of the event in appropriate register, it only masks the assertion of GSI\_n output signal or assertion of CAMP output signal. The PMIC functional behavior remains the same as noted for each event other than assertion of GSI\_n output signal and assertion of CAMP output signal.

## 3.11 VIN\_BULK Power Good Status

When VIN\_BULK goes below VINx\_PG\_FL set by R1A[7:5], the PMIC will set the VIN\_BULK status in R08[7] and de-assert CAMP output signal, and continue to operate as normal. The PMIC allows access to all registers. The host is responsible for taking any specific action, and may query the PMIC register space to determine and identify the cause of the CAMP de-assertion.

## 3.12 VIN\_BULK UV Protection

When VIN\_BULK goes below VINx\_UV\_FL(4V), the PMIC will set the VIN\_BULK under-voltage lockout status in R33[3] and de-assert CAMP output signal, and start the Power Down sequence (Config 0 to Config 3) to disable its regulator outputs (SWA/B/C/D).

## 3.13 VIN\_BULK OV Protection

When VIN\_BULK goes above VINx\_OV\_RS set by R1B[7], PMIC will set the VIN\_BULK over-voltage lockout status in R08[0]. PMIC allows access to all registers, and continues to operate as normal. If VIN\_BULK OV condition remains greater than the deglitch time (typ. 13 µs), PMIC will de-assert CAMP output signal and internally generate VR Disable command, and start the Power Down sequence (Config 0 to Config 3) to disable its regulator outputs (SWA/B/C/D). PMIC keeps its VLDO\_1.8V and VLDO\_1.0V outputs active, and continues to allow access to all registers.

# 3.14 VIN\_MGMT OV Protection

When VIN\_MGMT goes above VIN\_MGMT\_OV\_RS set by R1B[5], the PMIC will set the status R08[1]. The PMIC allows access to all registers and continues to operate as normal.

#### 3.15 VBIAS Power Good Status

When VBIAS goes below VBIAS\_PG\_FL set by R1A[3], the PMIC will set Register R09[6] and drive CAMP output signal. The PMIC continues to operate as normal, and allows access to all registers. The host is responsible for taking any specific action, and may query the PMIC register space to determine and identify the cause of the CAMP de-assertion.

#### 3.16 VBIAS UV Protection

When VBIAS goes below VBIAS\_UV\_FL(2.55 V), the PMIC will shut down all of its switching output regulators without going through the power-off sequence. The VLDO\_1.8V and VLDO\_1.0V are no longer active and all the registers will be reset to the default value.

# 3.17 VLDO\_1.8V and VLDO\_1.0V Power Good Status

When VLDO\_1.8V goes below VPG\_LDO1P8\_L set by R1A[2] or VLDO\_1.0V goes below VPG\_LDO1P0\_L set by R1A[0], PMIC will set Register R09[5] or R33[2] accordingly and drive CAMP output signal. PMIC continues to operate as normal, and allows access to all registers. Host is responsible for taking any specific action, and may query PMIC register space to determine and identify the cause of the CAMP de-assertion.



## 3.18 LDO Output Failure

When LDO VLDO\_1.8V or VLDO\_1.0V goes below their related threshold of V<sub>UV\_LDOx</sub>, the PMIC returns to the "offline" state.

#### 3.19 DC/DC Power Good Status

When any output (SWA/B/C/D) goes below SWx\_PGL\_th set by R21[0], R23[0], R25[0], R27[0] or goes above SWx\_PGH\_th set by R22[7:6], R24[7:6], R26[7:6], R28[7:6], the PMIC will set Register R08[5:2] accordingly and drive CAMP output signal to Low. The PMIC continues to operate as normal, and allows access to all registers. The host is responsible for taking any specific action, and may query the PMIC register space to determine and identify the cause of the CAMP de-assertion.

#### 3.20 DC/DC OV Protection

When any output (SWA/B/C/D) goes above SWx\_OV\_th set by R22[5:4], R24[5:4], R26[5:4], R28[5:4], the PMIC will set Register R0A[7:4] accordingly. If DCDC\_OV condition remains greater than the deglitch time (typ. 13µs), the PMIC will de-assert CAMP output signal and start the Power Down sequence (Config0 to Config3) to disable its regulator outputs (SWA/B/C/D) (under R4F[7]='0'). The PMIC keeps its VLDO\_1.8V and VLDO\_1.0V outputs active, and continues to allow access to all registers.

### 3.21 DC/DC UV Protection

When any output (SWA/B/C/D) goes below SWx\_UV\_th set by R22[3:2], R24[3:2], R26[3:2], R28[3:2], the PMIC will set Register R0B[3:0] accordingly. If DCDC\_UV condition remains greater than the deglitch time (typ. 13µs), the PMIC will de-assert CAMP output signal and start the Power Down sequence (Config0 to Config3) to disable its regulator outputs (SWA/B/C/D) (under R4F[7]='0'). The PMIC keeps its VLDO\_1.8V and VLDO\_1.0V outputs active, and continues to allow accessing to all registers.

# 3.22 High Temp Warning and Critical Temp Protection

If the PMIC temperature goes above  $T_{WARN}$  set by R1B[2:0], the PMIC will set the warning status Register R09[7]. The PMIC continues to operate as normal, and allows access to all registers. The host is responsible for taking any specific action, and may query the PMIC register space to determine and identify the cause. If the PMIC temperature goes above  $T_{OTP}$  set by R2E[2:0], the PMIC will shut down all of its switching regulators without going through the Power-Off sequence. However, the PMIC keeps VBIAS and LDO regulators (VLDO\_1.8V and VLDO\_1.0V) active and allows access to all registers. When the temperature drops below the threshold, the host must re-start the PMIC by going through the power cycle of the VIN\_MGMT and VIN\_BULK input supply.

# 3.23 Output Current Limit

The PMIC has an output current limiter mechanism to limit the current on the PMIC output voltage regulators. The cycle-by-cycle over-current conditions are detected and handled by the PMIC. When the inductor valley current goes above I<sub>LIM\_Valley</sub> set by R20[7:6], R20[5:4], R20[3:2], R20[1:0], the next toN cycle is blocked until the inductor current falls below I<sub>LIM\_Valley</sub>. The maximum valley current is therefore clamped to I<sub>LIM\_Valley</sub>. If the current limit event continuously exists, the PMIC will set the warning status Register R0B[7:4] appropriately.

# 3.24 Reverse Output Current Limit

The PMIC has a reversed output current limiter mechanism to limit the current on the PMIC output voltage regulators. The cycle-by-cycle reversed over-current conditions are detected and handled by the PMIC. When the inductor current goes below about -4.5A, the next toN cycle is forcedly started. The minimum valley current is therefore clamped to about -4.5A.



## 3.25 Dynamic Voltage Scaling (DVS)

In the Non-Write Protect mode, the output voltage of switching regulators SWA, SWB, SWC and SWD can be set dynamically by Host I<sup>2</sup>C/I<sup>3</sup>C Basic command. The voltage ramping up/down slew rate is typical 1mV/µs.

## 3.26 Analog-to-Digital Conversion

The PMIC supports analog-to-digital converter (ADC) to monitor the voltage of both the input supply power rails (VIN\_BULK and VIN\_MGMT) and the output voltage regulators (SWA, SWB, SWC, SWD, VBIAS, VLDO\_1.8V, VLDO\_1.0V). The general purpose of ADC interface is summarized in Table 9.

The register R30[7:3] allows to enable the ADC and select the desired input supply voltage or output supply voltage. The register R31[7:0] provides the actual voltage measurement. The PMIC also monitors the current or power of output voltage regulators (SWA, SWB, SWC and SWD) and updates registers R0C[7:2] for SWA, R0D[7:2] for SWB, R0E[7:2] for SWC and R0F[7:2] for SWD. The register R1B[6] allows the host to select whether the PMIC should report current measurements or power measurements.

Table 9. ADC Interface General Purpose Summary

|                          | Default Monitoring | g (5-channel)       | + User Selection (1-channel)                              |
|--------------------------|--------------------|---------------------|-----------------------------------------------------------|
| Channel Sensor           | Monitor Type       | Monitor<br>Register | Current or Power Measurement Selector                     |
| SWA Output Current       |                    | R0C/R1B             | R1B[6]=0 Set for current                                  |
| SWB Output Current       |                    | R0D/R1B             | R1B[6]=1 Set for power                                    |
| SWC Output Current       | Default monitor    | R0E/R1B             | R1A[1]=0 Report power for single switcher output          |
| SWD Output Current       | ]                  | R0F/R1B             | R1A[1]=1 Report the sum of power for all switcher outputs |
| PMIC die Temp.           |                    | R33                 | (SWA, SWB, SWC, SWD)                                      |
| SWA Output Voltage       |                    |                     |                                                           |
| SWB Output Voltage       |                    | ·                   |                                                           |
| SWC Output Voltage       |                    |                     |                                                           |
| SWD Output Voltage       |                    |                     |                                                           |
| VIN_BULK Input Voltage   | User selection     | R30/R31             |                                                           |
| VIN_MGMT Input Voltage   | •                  |                     |                                                           |
| VBIAS Output Voltage     |                    |                     |                                                           |
| VLDO_1.8V Output Voltage |                    |                     |                                                           |
| VLDO_1.0V Output Voltage | 1                  |                     |                                                           |

# 3.27 PMIC Error Injection

The PMIC offers error injection function for the purpose of debug, test and validation at various stages.

Error Injection Function Usage prior to VR Enable:
 Prior to VR Enable command, the Error injection function may be invoked by setting R35[7]='1' during the configuration state. The PMIC shall not execute power on sequence and shall not enable PMIC output



regulators when PMIC receives VR Enable command. The PMIC shall not update error log registers (R04 to R06).

Error Injection Function Usage after VR Enable:

After PMIC output regulators are enabled with VR Enable command and PMIC is in Non-Write Protect mode, the error injection function may be invoked by setting R35[7]='1'. The R35[7]='1' is disallowed if PMIC is in Write Protect mode.

The Indicated error injection will only occur when the outputs are enabled. The injected error will assert the PMIC fault sensor. The PMIC will respond with the appropriate output control and set the status bits. To exit from Error Injection Mode, the PMIC must go through power cycle of both VIN BULK and VIN MGMT input supply.

#### 3.28 **Application Note**

The discrete components, such as inductors and capacitors, and PMIC design parameters, such as switching frequency, contribute a lot to the performance of DC-DC regulators, such as efficiency and load transient response. This section provides some design recommendations based on the Montage evaluation board.

#### 3.28.1 Inductor Selection

Inductors with package size of 4.3mm(max) x 4.3mm (max) x 2.0mm (max) can be used for small form factor purpose. Inductor DCR and ACR are critical parameters for good efficiency. 0.47µH inductors for SWA/B/C and 1.0µH inductor for SWD are used on the Montage evaluation board with information as shown in Table 10.

SAMSUNG ELECTRO-**Power Rail** Inductance **ALPS ALPINE P/N MECHANICS P/N** SWA/B/C CIGW404020KMR47MLF  $0.47 \mu H$ GLVSRR4701A **SWD** 1.0µH CIGW404020KM1R0MLF GLVSR1R001A

**Table 10. Evaluation Board Inductors** 

#### 3.28.2 **Capacitor Selection**

The PMIC is designed to use ceramic capacitors for its input and output filters. DC bias characteristics of the capacitor must be considered for the selection of the voltage rating and case size of the capacitor. To achieve better load transient performance for 5A per channel application, about 500µF distributed capacitance per phase will be placed nearby DRAMs load sides, besides 3x47µF local ceramic capacitors nearby PMIC. See Section "Reference Application" for the input/output capacitors selection. Table 11 shows capacitors used on Montage evaluation board.

Table 11. Evaluation Board Capacitors<sup>1,2</sup> (Sheet 1 of 2)

| Item      | Qty (per channel) | Value | Description         | Part Number        |
|-----------|-------------------|-------|---------------------|--------------------|
| VINX      | 2                 | 22µF  | 0805 MLCC, X5R, 25V | GRT21BR61E226ME13L |
| VIIIX     | 1                 | 0.1µF | 0402 MLCC, X6S, 25V | GRM155C81E104KA12D |
| VIN_MGMT  | 1                 | 4.7µF | 0402 MLCC,X6S, 6.3V | GRM155C80J475MEAAD |
| VBIAS     | 1                 | 4.7µF | 0402 MLCC,X6S, 6.3V | GRM155C80J475MEAAD |
| Bootstrap | 1                 | 100nF | 0402 MLCC,X6S, 25V  | GRM155C81E104KA12D |



Table 11. Evaluation Board Capacitors<sup>1,2</sup> (Sheet 2 of 2)

| Item           | Qty (per channel)           | Value | Description         | Part Number         |
|----------------|-----------------------------|-------|---------------------|---------------------|
| SWx Power Rail | 3 (PMIC local side caps)    | 47uF  | 0805 MLCC,X6S, 4V   | GRT21BC80G476ME13L  |
| Output         | 10 (Remote equivalent caps) | τ μι  | 0000 WEGG,700, 4V   | GRT21B0000470WIE10E |
| VLDO_1.0V      | 1                           | 4.7µF | 0402 MLCC,X6S, 6.3V | GRM155C80J475MEAAD  |
| VLDO_1.8V      | 1                           | 4.7µF | 0402 MLCC,X6S, 6.3V | GRM155C80J475MEAAD  |

<sup>1.</sup> Actual DIMM may use X6S or X7R caps which depends on the real system temperature.

### 3.28.3 Other Design Highlights

- Switching frequency: To make tradeoff between efficiency and load transient response, the phase switching frequency is set to 750kHz on Montage evaluation board.
- DCM mode: DCM mode may be selected for better efficiency at light load.
- Dual-Phase configuration: SWA and SWB can be set to dual-phase single regulator mode (R4F[0]="1") as JEDEC DIMM schematic does.
- Valley current limit: To support 5A TDC per phase application, The valley current limit of each phase needs to be set to 5.5A (R50="FF").
- VLDO\_1.8V and VLDO\_1.0V: The output voltage of two LDOs shall be set to 1.8V and 1.0V respectively to provide the right supply voltage for other components on the DIMM.

# 3.29 Method to Identify & Map Out DIMM with a PMIC Fault in Shared CAMP Topology

A typical DDR5 server platform may have up to 32 DDR5 DIMM sockets. It is possible that 8 DDR5 DIMMs share CAMP signal. The exact number of DDR5 DIMMs that share CAMP signal is beyond the scope of this section. It is assumed that CAMP signal is pulled up on the platform or on the controller via a  $1k\Omega$  pull-up resistor to either 3.3V or 1.8V.

In a DDR5 server platform, it is possible that one or more DDR5 DIMMs may have encountered one of PMIC faults as listed below, which has generated the VR Disable event. Also refer to Table 6.

- SWx Over Voltage
- SWx Under Votlage
- VIN Bulk Over Voltage
- VIN Bulk Under Voltage
- Critical Temperature

In this environment, it is desired to let the platform continue to power up and that faulty PMIC does not interfere with the platform operation. This section describes a BIOS or appropriate software method to identify the faulty PMIC/DDR5 DIMM and then to map out the faulty PMIC/DDR5 DIMM from the memory subsystem. The fault scenario noted here is one example of fault scenario. Note that initial failure may occur during operation, hence BIOS needs to determine and log fault condition and then execute the map out routine.

Faulty PMIC Identification:

1. Power up the platform (i.e. DDR5 DIMMs) by applying VIN\_Bulk and VIN\_Mgmt input supplies.

<sup>2. 0.1</sup>µF decoupling caps, such as GRM152C80J104KE19, can be placed closely to VIN MGMT, VBIAS and VLDO 1.x LDOs.

#### **DDR5 Server High Current PMIC on DIMM**

#### M88P5000



- 2. Broadcast VR Enable command to all PMICs.
- 3. If all PMICs power up their regulators successfully, all PMICs float the CAMP signal and the pull-up resistor pulls the CAMP signal high, which indicaties that all PMICs (i.e. DDR5 DIMMs) have powered up successfully.
- 4. However, if one PMIC (or more PMICs) fails to power up their regulators, then that PMIC continues to hold the CAMP signal low, while other PMICs that do power up their regulators successfully float the CAMP signal. The net effect is that CAMP signal remains low.
- 5. BIOS eventually times out as the CAMP signal is not pulled up high, and interrogates all PMIC's status registers one at a time. The interrogation process of PMIC status registers allows BIOS to identify which PMICs regulators are successfully powered up and which PMICs are faulty.

Once BIOS identifies the faulty PMIC, BIOS stores the faulty PMIC (DDR5 DIMM) identification in its non-volatile memory.

Isolating and Securing Faulted PMIC:

- 1. Once the faulty PMIC is identified, the platform may recycle the power by simultaneously removing VIN\_Bulk and VIN\_Mgmt input supply and then re-applying VIN\_Bulk and VIN\_Mgmt input supplies. This puts PMIC in configuration mode,
  - a. BIOS reads PMIC error log registers to determine 'bad' PMIC. The BIOS also has a prior knowledge of a faulty PMIC.
- 2. BIOS performs the following steps to the faulty PMIC.
  - a. Write R32 = 0x08 (Floats CAMP signal; prevents PMIC interference)
  - b. Ensure R2F[2] = '0'.
- 3. Broadcast VR Enable command to all PMICs.
- 4. All good PMIC executes Power On Sequence and floats the CAMP signal. The faulty PMIC is already floating the CAMP signal and does not execute Power On Sequence.
- 5. At this point, BIOS sees the CAMP signal pulled High and moves to the next operation.
- 6. By the above process, the faulty PMIC is mapped out of the memory system in a secure state and it does not interfere with platform operation. Good PMICs allow the server system to power up normally and operate in a secure state.



## 4 Registers Space

This chapter describes all configuration and status registers in detail.

## 4.1 Register Read/Write Mechanism

#### 4.1.1 I<sup>2</sup>C Interface

The DDR5 PMIC address is 7'bxxxxyyy, where xxxx = 1000 or 1001 or 1100 depending on the PMIC ID (LID), yyy is a 3-bit code set by R34[3:1] (HID). The Write or Read bit stream ( $N \ge 1$ ) is shown in Figure 19:

Figure 19. I<sup>2</sup>C Interface Write/Read Bit Stream Driven by Host Start Driven by M88P5000 Stop Repeat Start Read N bytes from M88P5000 Target Device Address Target Device Address Data for Address = m Address=m 0 Data 1 R/W Data for Address=(m+1) Data for Address=(m+N-1) Data 2 Data N Write N bytes to M88P5000 Target Device Address Address=m Data for Address = m Data for Address=(m+1) 0 Register Address Data 2 R/W Data for Address=(m+N-1) Data N

### 4.1.2 PMIC Address ID (PID)

The PMIC has a PID input pin which allows to assign up to three different unique IDs for I<sup>2</sup>C/I3C Basic interface. The PID input pin is shared with the SWD FB N pin.

At the first power on, when the VLDO\_1.8V output is ready, the PMIC automatically senses its ID. The PMIC also checks the configuration register R4F[1].

If the SWD output regulator is enabled and intended to operate in a single-ended remote sensing mode, the PMIC offers three different IDs as shown in Table 12. If the SWD output regulator is not enabled, the PMIC still offers three different IDs.

If SWD output regulator is enabled and intended to operate in a differential remote sensing mode like DDR5 RDIMM or DDR5 LRDIMM, there is only one default ID for the PMIC as shown in Table 12. This means, there is only one PMIC on the DIMM I<sup>2</sup>C/I<sup>3</sup>C Basic bus.



Table 12. Default ID for I<sup>2</sup>C/I3C Basic Interface.

| R4F[1] | PID Pin Connection on DIMM Board    | PMIC 4-bit Local Device Type ID (LID) | Host ID (HID) |
|--------|-------------------------------------|---------------------------------------|---------------|
|        | Tied to GND                         | LID = 1001                            | Default = 111 |
| ,0,    | Tied to VLDO_1.8V                   | LID = 1100                            | Default = 111 |
|        | Floating                            | LID = 1000                            | Default = 111 |
| '1'    | Connect to Differential Sensing GND | LID = 1001                            | Default = 111 |

The selected LID code either '1001' or '1100' or '1000' is merged with a 3-bit HID code R34[3:1] to establish a 7-bit address code for the device. For example, with the default setting in R34[3:1] = '111', if the PID pin is connected to GND, the device address shall be '1001 111'.

## 4.1.3 I<sup>2</sup>C and I3C Basic Interface Operation

At Power On, by default, the PMIC device comes up in the legacy I<sup>2</sup>C mode of operation. There is no pull-up resistor inside PMIC on I<sup>2</sup>C bus.

The following applies to I<sup>2</sup>C mode:

- 1. The max operation speed is limited to 1MHz
- 2. In-band Interrupt is not supported
- 3. Bus reset is supported.
- Parity Check is not supported except for supported CCCs.
- 5. Packet Error Check is not supported.

The PMIC device shall operate in the legacy I<sup>2</sup>C mode until it is put into I3C Basic mode via command.

Host may put the PMIC device in I3C Basic mode by issuing SETAASA CCC.

The following applies to I3C Basic mode:

- 1. The operation speed is up to 12.5MHz
- 2. In-band Interrupt is supported
- 3. Bus reset is supported.
- 4. Parity Check is always enabled by default.
- 5. Packet Error Check is supported and is disabled by default.

#### 4.1.4 Device Interface - Protocol

The 7-bit serial address of the PMIC device applies to both I<sup>2</sup>C mode and I3C Basic mode of operation identically.

Table 13. 7-bit Address of PMIC Device

| Bit 7 | Bit 6       | Bit 5         | Bit 4 | Bit 3 | Bit 2         | Bit 1 | Bit 0      |
|-------|-------------|---------------|-------|-------|---------------|-------|------------|
| 1     | Х           | 0             | Х     | 1     | 1             | 1     | R/W        |
|       | PMIC Device | Type ID (LID) |       |       | Host ID (HID) |       | Read/Write |



#### 4.1.4.1 Switch from I<sup>2</sup>C Mode to I3C Basic Mode

By default, when PMIC first powers on, it operates in the legacy I<sup>2</sup>C mode. The PMIC device shall operate in I<sup>2</sup>C mode until it is put into I3C Basic mode via command.

In I<sup>2</sup>C mode, Host is allowed to issue only 3 CCCs (DEVCTRL, SETHID, SETAASA). All other CCCs are not supported and the PMIC device may simply ignore them. Host must issue DEVCTRL & SETHID CCC first (if required) followed by SETAASA CCC.

Host puts the PMIC device in I3C Basic mode by issuing SETAASA CCC.

When SETAASA CCC is registered by the PMIC device, it updates the R32[6] to '1'.

When SETHID CCC is registered by the PMIC device, it updates the R34[3:1].

#### 4.1.4.2 Switch from I3C Basic Mode to I<sup>2</sup>C Mode

Host can put the PMIC device back to I<sup>2</sup>C mode from I3C Basic mode at any time by issuing RSTDAA CCC. When RSTDAA CCC is registered by the PMIC device, it updates the R32[6] to '0'.

#### 4.1.4.3 I<sup>2</sup>C Target Protocol

The PMIC device operates on a standard I<sup>2</sup>C serial interface. Transactions where the PMIC device is the targeted target device begin with Host issuing a START condition followed by a 7-bit PMIC device address then a Read or Write bit, RW. All data are transmitted with the most-significant bit MSB first. During the address followed by R/W bit transmission, the PMIC device typically replies with an ACK unless there are exceptional conditions when it may passively assert a NACK.

The PMIC device accepts 1 byte of address which covers 256 bytes of registers. The PMIC device register space does not require page selection process as all registers are within first 256 bytes.

#### 4.1.4.3.1 Write Operation – Data Packet

Table 14. I<sup>2</sup>C - Write Command Data Packet

| Start                | Bit 7 | Bit 6        | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | A/N | Stop |  |
|----------------------|-------|--------------|-------|-------|-------|-------|-------|-------|-----|------|--|
| S or Sr <sup>1</sup> | 1     | Х            | 0     | Х     |       | HID   |       | W = 0 | Α   |      |  |
|                      |       | Address[7:0] |       |       |       |       |       |       |     |      |  |
|                      |       | Data         |       |       |       |       |       |       |     |      |  |
|                      |       |              |       |       |       |       |       |       |     |      |  |
|                      |       | O'           |       | Α     | Р     |       |       |       |     |      |  |

<sup>1.</sup> In I<sup>2</sup>C mode, Start or Repeat Start operation followed by 7'h7E with W = 0 is only allowed for the purpose of issuing CCCs that are allowed in I<sup>2</sup>C mode. Any other operation including another Repeat Start is considered an illegal operation.



#### 4.1.4.3.2 Read Operation - Data Packet

Table 15. I2C - Read Command Data Packet

| Start                | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3   | Bit 2 | Bit 1          | Bit 0 | A/N            | Stop |
|----------------------|-------|-------|-------|-------|---------|-------|----------------|-------|----------------|------|
| S or Sr <sup>1</sup> | 1     | Х     | 0     | Х     |         | HID   | W = 0          | Α     |                |      |
|                      |       |       |       | Addre | ss[7:0] | Α     | ) '            |       |                |      |
| Sr <sup>1</sup>      | 1     | Х     | 0     | Х     |         | HID   | A <sup>2</sup> |       |                |      |
|                      |       | Data  |       |       |         |       |                |       |                |      |
|                      |       |       |       |       |         |       |                |       |                |      |
|                      |       | Data  |       |       |         |       |                |       | N <sup>3</sup> | Р    |

<sup>1.</sup> In I<sup>2</sup>C mode, Start or Repeat Start operation followed by 7'h7E with W = 0 is only allowed for the purpose of issuing CCCs that are allowed in I<sup>2</sup>C mode. Any other operation including another Repeat Start is considered an illegal operation.

#### 4.1.4.3.3 Default Read Address Pointer Mode

During normal operation of the DDR5 DIMM, Host periodically may poll critical information from the same location. An example may be the PMIC device's status registers or current or power measurement register Readout. To help improve the efficiency of the I<sup>2</sup>C bus protocol, the PMIC offers a default Read address pointer mode so that whenever the PMIC device sees the STOP operation on its SCL and SDA bus, its Read address pointer is always resets to the default address. The default Read pointer address mode is enabled through Register R3A[6] and the default starting address for Read operation is selectable through Register R3A[5:4]. This allows Host to read the Read command data packet as shown in Table 16. The default Read address pointer reduces the packet overhead by 2 bytes. Host typically enables this mode at last after VR Enable command when the normal operation of the DDR5 DIMM begins.

Table 16. I<sup>2</sup>C - Read Command Data Packet w/ Default Address Pointer Mode

| Start   | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | A/N | Stop |
|---------|-------|-------|-------|-------|-------|-------|-------|-------|-----|------|
| S or Sr | 1     | X     | 0     | Х     |       | HID   | Α     |       |     |      |
|         |       | Data  |       |       |       |       |       |       |     |      |
|         | XC    | )     |       |       |       |       |       |       |     |      |
|         |       |       |       | Da    | ata   |       |       |       | N¹  | Р    |

<sup>1.</sup> When PMIC device reaches last byte within the region (either Host region or DIMM vendor region), it will continue to return data but returned data will be 0x00 if there is no valid password for DIMM vendor region or Vendor specific region. Once the address counter reaches R255, it will reset to address R00 and it will continue to return the data. Only Host can perform STOP operation.

#### 4.1.4.4 I3C Basic Target Protocol

The PMIC device operates on a standard I3C Basic serial interface. Transactions where the PMIC device is the targeted target device begin with Host issuing a START condition followed by a 7-bit PMIC device address then a Read or Write

<sup>2.</sup> If the target device NACKs during Repeat Start for any reason, Host may retry Repeat Start again. Host can do Repeat Start as many times as it may desire. The PMIC may eventually ACK.

<sup>3.</sup> When the PMIC device reaches the last byte within the region (either Host region or DIMM vendor region), it will continue to return data but the returned data will be 0x00 if there is no valid password for DIMM vendor region or Vendor specific region. Once the address counter reaches R255, it will reset to address R00 and continue to return the data. Only Host can perform STOP operation.



bit, RW. All data are transmitted with the most-significant bit MSB first. During the address followed by R/W bit transmission, the PMIC device typically replies with an ACK unless there are exceptional conditions when it may passively assert a NACK. See Table 17. The "T" bit carries Parity information from Host for each byte.

The Packet Error Code (PEC) function is disabled by default when the PMIC device is put in I3C Basic mode. Host may optionally enable this function through R34[7] or DEVCTRL CCC. If enabled, PEC is appended at the end of all transactions. If PEC is enabled, Host must complete the burst length as indicated in CMD field. In other words, Host must not interrupt the burst length pre-maturely for Write operation.

## 4.1.4.4.1 Write Operation - Data Packet

Table 17. I3C Basic - Write Command Data Packet; PEC Disabled

| Start   | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3   | Bit 2 | Bit 1 | Bit 0 | A/N/T  | Stop                 |
|---------|-------|-------|-------|-------|---------|-------|-------|-------|--------|----------------------|
| S or Sr | 1     | Х     | 0     | Х     |         | HID   |       | W = 0 | A1,2,3 |                      |
|         |       |       |       | Addre | ss[7:0] |       | Т     |       |        |                      |
|         |       |       |       | Da    | ata     |       |       | Т     |        |                      |
|         |       |       |       |       |         |       |       | Т     |        |                      |
|         |       |       |       | Da    | ata     |       | ,     |       | Т      | Sr <sup>4</sup> or P |

<sup>1.</sup> See Figure 20 to know how the transition occurs from Target Open Drain (ACK) to Host Push Pull Operation (1st bit of Addr, bit[7]).

Table 18. I3C Basic - Write Command Data Packet; PEC Enabled

| Start   | Bit 7 | Bit 6      | Bit 5 | Bit 4 | Bit 3   | Bit 2 | Bit 1 | Bit 0 | A/N/T              | Stop                 |
|---------|-------|------------|-------|-------|---------|-------|-------|-------|--------------------|----------------------|
| S or Sr | 1     | X          | 0     | Х     |         | HID   |       | W=0   | A <sup>1,2,3</sup> |                      |
|         |       |            |       | Addre | ss[7:0] |       |       |       | Т                  |                      |
|         |       | CMD        | 2     | W=0   |         |       | Т     |       |                    |                      |
|         |       | <b>1</b> 0 |       | Da    | ata     |       |       |       | Т                  |                      |
|         |       |            |       |       |         |       |       |       | Т                  |                      |
|         | 10    |            |       | Da    | ata     |       |       |       | Т                  |                      |
|         |       |            |       | PE    | EC      |       |       |       | Т                  | Sr <sup>4</sup> or P |

<sup>1.</sup> See Figure 20 to know how the transition occurs from Target Open Drain (ACK) to Host Push Pull Operation (1st bit of Addr, bit[7]).

<sup>2.</sup> The PMIC device NACKs if there is a parity error in a previous transaction when Host performs consecutive transactions with Repeat Start.

<sup>3.</sup> The PMIC device does not check for parity error in subsequent bytes when it determines the 7-bit device Select code issued by Host does not match with its own device code. The PMIC device ignores the entire packet until STOP or next Repeat Start operation.

<sup>4.</sup> Repeat Start or Repeat Start with 7'h7E.

<sup>2.</sup> The PMIC device NACKs if there is a parity or PEC error in a previous transaction when Host performs consecutive transactions with Repeat Start.

The PMIC device does not check for parity or PEC error in subsequent bytes when it determines the 7-bit device Select code issued by Host does not match with its own device code. The PMIC device ignores the entire packet until STOP or next Repeat Start operation.

Repeat Start or Repeat Start with 7'h7E.



The host may optionally allow PMIC device to request IBI. For this case, the transactions to the PMIC device begin with the I3C host issuing a START condition followed by 7'h7E and then the Write bit. If PMIC device has a pending IBI, it transmits its 7-bit device Select code followed by R = 1. If the PMIC device has no pending IBI, there is no action taken by PMIC. Table 19 & Table 20 show the I3C Basic bus Write command data packet with optional IBI header for PEC disabled and PEC enabled case respectively. Note that in Table 20, PEC calculation does not include IBI header byte (7'h7E followed by W = 0).

Table 19. I3C Basic - Write Command Data Packet w/ IBI Header; No Pending IBI, PEC Disabled

| Start | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3   | Bit 2 | Bit 1                | Bit 0 | A/N/T            | Stop |
|-------|-------|-------|-------|-------|---------|-------|----------------------|-------|------------------|------|
| S     | 1     | 1     | 1     | 1     | 1       | 1     | 0                    | W=0   | A <sup>1,2</sup> |      |
| Sr    | 1     | Х     | 0     | Х     |         | HID   | A2,3,4               |       |                  |      |
|       |       |       |       | Addre | ss[7:0] |       |                      | 0     | Т                |      |
|       |       |       |       | Da    | ata     |       | _(2                  | )     | Т                |      |
|       |       |       |       |       |         | Т     |                      |       |                  |      |
|       |       |       |       | Da    | ata     | Т     | Sr <sup>5</sup> or P |       |                  |      |

<sup>1.</sup> See Figure 20 to know how the transition occurs from Target Open Drain (ACK) to Host Push Pull Operation (Repeat Start).

Table 20. I3C Basic - Write Command Data Packet w/ IBI Header; No Pending IBI, PEC Enabled

| Start | Bit 7 | Bit 6        | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0              | A/N/T            | Stop                 |
|-------|-------|--------------|-------|-------|-------|-------|-------|--------------------|------------------|----------------------|
| S     | 1     | 1            | 1     | 1     | 1     | 1     | 0     | W=0                | A <sup>1,2</sup> |                      |
| Sr    | 1     | Х            | 0     | Х     |       | HID   | W=0   | A <sup>2,3,4</sup> |                  |                      |
|       |       |              |       | Т     |       |       |       |                    |                  |                      |
|       |       | CMD W=0 0000 |       |       |       |       |       |                    |                  |                      |
|       |       |              |       | Da    | ata   |       |       |                    | Т                |                      |
|       | 10    | )            |       |       |       |       |       |                    | Т                |                      |
|       |       | Data         |       |       |       |       |       |                    |                  |                      |
|       | 1     | PEC          |       |       |       |       |       |                    |                  | Sr <sup>5</sup> or P |

<sup>1.</sup> See Figure 20 to know how the transition occurs from Target Open Drain (ACK) to Host Push Pull Operation (Repeat Start).

<sup>2.</sup> The PMIC device NACKs if there is a parity error in a previous transaction when host performs consecutive transactions with Repeat Start

<sup>3.</sup> See Figure 22 to see how the transition occurs from Host Push Pull Operation (W=0) to Target Open Drain (ACK) and See Figure 20 to know how the transition occurs from Target Open Drain (ACK) to Host Push Pull Operation (1st bit of Addr, bit[7]).

<sup>4.</sup> The PMIC device does not check for parity error in subsequent bytes when it determines the 7-bit device Select code issued by the host does not match with its own device code. The PMIC device ignores the entire packet until STOP or next Repeat Start operation.

<sup>5.</sup> Repeat Start or Repeat Start with 7'h7E.

<sup>2.</sup> The PMIC device NACKs if there is a parity or PEC error in a previous transaction when host performs consecutive transactions with Repeat Start.

<sup>3.</sup> See Figure 22 to see how the transition occurs from Host Push Pull Operation (W=0) to Target Open Drain (ACK) and See Figure 20 to know how the transition occurs from Target Open Drain (ACK) to Host Push Pull Operation (1st bit of Addr, bit[7]).

#### M88P5000



- 4. The PMIC device does not check for parity or PEC error in subsequent bytes when it determines the 7-bit device Select code issued by the host does not match with its own device code. The PMIC device ignores the entire packet until STOP or next Repeat Start operation.
- 5. Repeat Start or Repeat Start with 7'h7E.

#### 4.1.4.4.2 Read Operation - Data Packet

The PMIC device operates on a standard I3C Basic serial interface. Transactions where the PMIC device is the targeted target device begin with the host issuing a START condition followed by a 7-bit PMIC device address then a Read or Write bit, RW. All data are transmitted with the most-significant bit MSB first. During the address followed by R/W bit transmission, the PMIC device typically replies with an ACK unless there are exceptional conditions when it may passively assert a NACK. See Table 21. The "T" bit carries Parity information from the host for each byte prior to Repeat START. After Repeat START, the "T" bit carries information from the PMIC device to the host indicating Continuous ('1') or Stop ('0') whether it is transmitting the last byte or not.

The Packet Error Code (PEC) function is disabled by default when the PMIC device is put in I3C Basic mode. The host may optionally enable this function through R34[7] or DEVCTRL CCC. If enabled, PEC is appended as shown in Table 21. If PEC is enabled, the host must complete the burst length as indicated in CMD field. In other words, the host must not interrupt the burst length pre-maturely for Read operation.

Bit 7 Bit 4 Bit 2 A/N/T Start Bit 6 Bit 5 Bit 3 Bit 1 Bit 0 Stop HID A1,2,3 S or Sr 1 Χ 0 Х W = 0Address[7:0] Т Sr 0 Χ HID R = 11 Χ A/N<sup>4</sup> Data T = 1T = 1T = 15,6Sr7 or P Data

Table 21. I3C Basic - Read Command Data Packet; PEC Disabled

- 5. See Figure 23 to see how the host ends target device operation.
- 6. When the PMIC device reaches the last byte within the region (either Host region or DIMM vendor region), it will continue to return data, but the returned data will be 0x00 if there is no valid password for the DIMM vendor region or Vendor specific region. Once the address counter reaches R255, it will reset to address R00 and it will continue to return the data. Only the host can perform STOP operation.
- 7. Repeat Start or Repeat Start with 7'h7E.

See Figure 20 to know how the transition occurs from Target Open Drain (ACK) to Host Push Pull Operation (1st bit of Addr. bit[7]).

<sup>2.</sup> The PMIC device NACKs if there is a parity error in a previous transaction when host performs consecutive transactions with Repeat Start

<sup>3.</sup> The PMIC device does not check for parity error in subsequent bytes when it determines the 7-bit device Select code issued by the host does not match with its own device code. The PMIC device ignores the entire packet until STOP or next Repeat Start operation.

<sup>4.</sup> If the target device NACKs during Repeat Start for any reason, The host may retry Repeat Start again. The host can do the Repeat Start as many times as it may desire. If the target device NACKs due to the parity error in previous bytes, it will always NACK regardless of how many times the host tries Repeat Start. If there are no parity errors, PMIC may eventually ACK.



Table 22. I3C Basic - Read Command Data Packet; PEC Enabled

| Start   | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3   | Bit 2 | Bit 1 | Bit 0 | A/N/T            | Stop                 |
|---------|-------|-------|-------|-------|---------|-------|-------|-------|------------------|----------------------|
| S or Sr | 1     | Х     | 0     | Х     |         | HID   |       | W=0   | A1,2,3           |                      |
|         |       |       |       | Addre | ss[7:0] | Т     | n.    |       |                  |                      |
|         |       | CMD   |       | T     |         |       |       |       |                  |                      |
|         |       |       |       | PI    | ΞC      | T     |       |       |                  |                      |
| Sr      | 1     | Х     | 0     | Х     |         | HID   |       | R=1   | A/N <sup>4</sup> |                      |
|         |       |       |       | Da    | ata     |       |       |       | T=1              |                      |
|         |       |       |       |       |         |       |       |       |                  |                      |
|         |       | Data  |       |       |         |       |       |       |                  |                      |
|         | PEC   |       |       |       |         |       |       |       | T=0 <sup>5</sup> | Sr <sup>6</sup> or P |

- 1. See Figure 20 to know how the transition occurs from Target Open Drain (ACK) to Host Push Pull Operation (1st bit of Addr, bit[7]).
- 2. The PMIC device NACKs if there is a parity or PEC error in a previous transaction when host performs consecutive transactions with Repeat Start.
- The PMIC device does not check for parity or PEC error in subsequent bytes when it determines the 7-bit device Select code issued by the host does not match with its own device code. The PMIC device ignores the entire packet until STOP or next Repeat Start operation.
- 4. If the target device NACKs during Repeat Start for any reason, the host may retry Repeat Start again. The host can do the Repeat Start as many times as it may desire. If the target device NACKs due to PEC error or parity error in previous bytes, it will always NACK regardless of how many times the host tries Repeat Start. If there are no parity or PEC errors, PMIC may eventually ACK. The PEC calculation by the target device only includes the device Select code of ACK response of the Repeat start operation. In other words, if there are more than one Repeat Start operations, the target device includes the device Select of only the last Repeat Start from the host when it ACKs in PEC calculation and all other NACK responses of the device Select code of Repeat Start are not included in PEC calculation.
- 5. See Figure 24 to see how the target device ends the operation followed by the host STOP operation.
- 6. Repeat Start or Repeat Start with 7'h7E.

The host may optionally allow the PMIC device to request IBI. For this case, the transactions to the PMIC device begin with I3C Basic the host issuing a START condition followed by 7'h7E and then the Write bit. If the PMIC device has a pending IBI, it transmits its 7-bit device Select code followed by R = 1. If the PMIC device has no pending IBI, there is no action taken by PMIC. Table 23 & Table 24 show the I3C Basic bus Read command data packet with an optional IBI header for PEC disabled and PEC enabled case respectively. Note that in Table 24 PEC calculation does not include IBI header byte (7'h7E followed by W = 0).

Table 23. I3C Basic - Read Command Data Packet w/ IBI Header; No Pending IBI, PEC Disabled

| Start | Bit 7 | Bit 6 | Bit 5 | Bit 4              | Bit 3                | Bit 2 | Bit 1 | Bit 0 | A/N/T            | Stop |
|-------|-------|-------|-------|--------------------|----------------------|-------|-------|-------|------------------|------|
| S     | 1     | 1     | 1     | 1                  | 1                    | 1     | 0     | W=0   | A <sup>1,2</sup> |      |
| Sr    | 1     | Х     | 0     | 0 X HID W=0        |                      |       |       |       |                  |      |
|       | )     |       |       | Т                  |                      |       |       |       |                  |      |
| Sr    | 1     | Х     | 0     | Х                  |                      | HID   |       | R=1   | A/N <sup>5</sup> |      |
|       |       |       |       | Da                 | ata                  |       |       |       | T=1              |      |
|       |       |       |       | T=1                |                      |       |       |       |                  |      |
|       |       |       |       | T=1 <sup>6,7</sup> | Sr <sup>8</sup> or P |       |       |       |                  |      |

# DDR5 Server High Current PMIC on DIMM

#### M88P5000



- 1. See Figure 20 to know how the transition occurs from Target Open Drain (ACK) to Host Push Pull Operation (1st bit of Addr, bit[7]).
- 2. The PMIC device NACKs if there is a parity error in a previous transaction when host performs consecutive transactions with Repeat Start.
- 3. See Figure 22 to know how the transition occurs from Host Push Pull Operation (W=0) to Target Open Drain (ACK) and See Figure 20 to know how the transition occurs from Target Open Drain (ACK) to Host Push Pull Operation (1st bit of Addr, bit[7]).
- 4. The PMIC device does not check for parity error in subsequent bytes when it determines the 7-bit device Select code issued by the host does not match with its own device code. The PMIC device ignores the entire packet until STOP or next Repeat Start operation.
- 5. If the target device NACKs during Repeat Start for any reason, the host may retry Repeat Start again. The host can do Repeat Start as many times as it may desire. If the target device NACKs due to parity error in previous bytes, it will always NACK regardless of how many times the host tries Repeat Start.
- 6. See Figure 23 to know how the host ends the target device operation.
- 7. When the PMIC device reaches the last byte within the region (either the Host region or DIMM vendor region), it will continue to return data, but the returned data will be 0x00 if there is no valid password for DIMM vendor region or Vendor specific region. Once the address counter reaches R255, it will reset to address R00 and continue to return the data. Only the host can perform STOP operation.
- 8. Repeat Start or Repeat Start with 7'h7E.

Table 24. I3C Basic - Read Command Data Packet w/IBI Header; No Pending IBI, PEC Enabled

| Start | Bit 7 | Bit 6 | Bit 5 | Bit 4            | Bit 3                | Bit 2              | Bit 1 | Bit 0            | A/N/T            | Stop |
|-------|-------|-------|-------|------------------|----------------------|--------------------|-------|------------------|------------------|------|
| S     | 1     | 1     | 1     | 1                | 1                    | 1                  | W=0   | A <sup>1,2</sup> |                  |      |
| Sr    | 1     | Х     | 0     | Х                |                      | A <sup>2,3,4</sup> |       |                  |                  |      |
|       |       |       |       | Addre            | ss[7:0]              |                    | Т     |                  |                  |      |
|       |       | CMD   |       | R=1              | XO                   |                    | Т     |                  |                  |      |
|       |       |       |       | PE               | ĒC                   |                    |       |                  | Т                |      |
| Sr    | 1     | Х     | 0     | X                |                      | HID                |       | R=1              | A/N <sup>5</sup> |      |
|       |       |       |       | Da               | ata                  |                    |       |                  | T=1              |      |
|       |       |       |       | T=1              |                      |                    |       |                  |                  |      |
|       |       |       |       | T=1              |                      |                    |       |                  |                  |      |
|       |       |       |       | T=0 <sup>6</sup> | Sr <sup>7</sup> or P |                    |       |                  |                  |      |

- 1. See Figure 20 to know how the transition occurs from Target Open Drain (ACK) to Host Push Pull Operation (1st bit of Addr, bit[7]).
- 2. The PMIC device NACKs if there is a parity or PEC error in a previous transaction when host performs consecutive transactions with Repeat Start.
- 3. See Figure 22 to know how the transition occurs from Host Push Pull Operation (W=0) to Target Open Drain (ACK) and See Figure 20 to know how the transition occurs from Target Open Drain (ACK) to Host Push Pull Operation (1st bit of Addr, bit[7]).
- 4. The PMIC device does not check for parity or PEC error in subsequent bytes when it determines the 7-bit device Select code issued by the host does not match with its own device code. The PMIC device ignores the entire packet until STOP or next Repeat Start operation.
- 5. If the target device NACKs during Repeat Start for any reason, the host may retry Repeat Start again. The host can do Repeat Start as many times as it may desire. If the target device NACKs due to PEC error or parity error in previous bytes, it will always NACK regardless of how many times the host tries Repeat Start. If there are no parity or PEC errors, PMIC may eventually ACK. PEC calculation by the target device only includes the device Select code of the ACK response of the Repeat Start operation. In other words, if there are more than one Repeat Start operation, the target device includes the device Select of only the last Repeat Start from the host when it ACKs in PEC calculation and all other NACK responses of the device Select code of Repeat Start are not included in PEC calculation.
- 6. See Figure 24 to know how the target device ends the operation followed by the host STOP operation.
- Repeat Start or Repeat Start with 7'h7E.



#### 4.1.4.4.3 Default Read Address Pointer Mode

Table 25 & Table 26 show the Read command data packet for the PEC function disabled and enabled respectively. When the PEC function is enabled, R3A[3:2] sets the number of bytes that the PMIC device sends out followed by the PEC calculation. If PEC is enabled, the host must complete the burst length as indicated in R3A[3:2] register. In other words, the host must not interrupt the burst length pre-maturely for default address pointer Read operation.

Table 25. I3C Basic - Read Command Data Packet w/ Read Address Pointer Mode; PEC Disabled

| Start   | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1              | Bit 0                | A/N/T          | Stop |
|---------|-------|-------|-------|-------|-------|-------|--------------------|----------------------|----------------|------|
| S or Sr | 1     | Х     | 0     | Х     |       | HID   |                    | R=1                  | A <sup>1</sup> |      |
|         |       |       |       | Da    | ata   |       |                    | T=1                  |                |      |
|         |       |       |       |       |       |       | O,                 | T=1                  |                |      |
|         |       |       |       | Da    | ata   | )     | T=1 <sup>2,3</sup> | Sr <sup>4</sup> or P |                |      |

<sup>1.</sup> The PMIC device NACKs if there is a parity error in a previous transaction when the host performs consecutive transactions with Repeat Start.

Table 26. I3C Basic - Read Command Data Packet w/ Read Address Pointer Mode; PEC Enabled

| Start   | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 0          | A/N/T | Stop |  |                      |
|---------|-------|-------|-------|-------|-------|----------------|-------|------|--|----------------------|
| S or Sr | 1     | Х     | 0     | Х     |       | A <sup>1</sup> |       |      |  |                      |
|         |       |       |       | T=1   |       |                |       |      |  |                      |
|         |       |       |       | T=1   |       |                |       |      |  |                      |
|         |       |       |       | T=1   |       |                |       |      |  |                      |
|         |       | PEC   |       |       |       |                |       |      |  | Sr <sup>3</sup> or P |

The PMIC device NACKs if there is a parity or PEC error in a previous transaction when the host performs consecutive transactions with Repeat Start.

Table 27. I3C Basic - Read Command Data Packet w/ Read Address Pointer & IBI Header;
No Pending IBI; PEC Disabled (Sheet 1 of 2)

| Start | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | A/N/T            | Stop |
|-------|-------|-------|-------|-------|-------|-------|-------|-------|------------------|------|
| S     | 1     | 1     | 1     | 1     | 1     | 1     | 0     | W=0   | A <sup>1,2</sup> |      |
| Sr    | 1     | Х     | 0     | Х     |       | HID   |       | R=1   | A/N <sup>2</sup> |      |

<sup>2.</sup> See Figure 23 to know how the host ends the target device operation.

<sup>3.</sup> When the PMIC device reaches the last byte within the region (either Host region or DIMM vendor region), it will continue to return data, but the returned data will be 0x00 if there is no valid password for DIMM vendor region or Vendor specific region. Once the address counter reaches R255, it will reset to address R00 and continue to return the data. Only the host can perform STOP operation.

<sup>4.</sup> Repeat Start or Repeat Start with 7'h7E.

<sup>2.</sup> See Figure 24 to know how the target device ends the operation followed by STOP operation.

<sup>3.</sup> Repeat Start or Repeat Start with 7'h7E.



## Table 27. I3C Basic - Read Command Data Packet w/ Read Address Pointer & IBI Header; No Pending IBI; PEC Disabled (Sheet 2 of 2)

| Start | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | A/N/T | Stop |  |  |
|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|------|--|--|
|       |       | Data  |       |       |       |       |       |       |       |      |  |  |
|       |       |       |       |       |       |       |       |       | T=1   |      |  |  |
|       |       | Data  |       |       |       |       |       |       |       |      |  |  |

- 1. See Figure 20 to know how the transition occurs from Target Open Drain (ACK) to Host Push Pull Operation (Repeat Start).
- 2. The PMIC device NACKs if there is a parity error in a previous transaction when the host performs consecutive transactions with Repeat Start.
- 3. See Figure 23 to know how the host ends the target device operation.
- 4. When the PMIC device reaches the last byte within the region (either the Host region or DIMM vendor region), it will continue to return data, but the returned data will be 0x00 if there is no valid password for DIMM vendor region or Vendor specific region. Once the address counter reaches R255, it will reset to address R00 and continue to return the data. Only the host can perform STOP operation.
- 5. Repeat Start or Repeat Start with 7'h7E.

Table 28. I3C Basic - Read Command Data Packet w/ Read Address Pointer & IBI Header; No Pending IBI; PEC Enabled

| Start | Bit 7 | Bit 6 | Bit 5            | Bit 4              | Bit 3 Bit 2          | Bit 1 | Bit 0 | A/N/T            | Stop |  |  |  |
|-------|-------|-------|------------------|--------------------|----------------------|-------|-------|------------------|------|--|--|--|
| S     | 1     | 1     | 1                | 1                  | 1 1                  | 0     | W=0   | A <sup>1,2</sup> |      |  |  |  |
| Sr    | 1     | Х     | A/N <sup>2</sup> |                    |                      |       |       |                  |      |  |  |  |
|       |       |       | T=1              |                    |                      |       |       |                  |      |  |  |  |
|       |       | /     |                  |                    |                      |       |       |                  |      |  |  |  |
|       |       | Data  |                  |                    |                      |       |       |                  |      |  |  |  |
|       |       |       |                  | T=0 <sup>3,4</sup> | Sr <sup>4</sup> or P |       |       |                  |      |  |  |  |

- 1. See Figure 20 to know how the transition occurs from Target Open Drain (ACK) to Host Push Pull Operation (Repeat Start).
- 2. The PMIC device NACKs if there is a parity or PEC error in a previous transaction when the host performs consecutive transactions with Repeat Start.
- 3. See Figure 24 to know how the target device ends the operation followed by STOP operation.
- 4. Repeat Start or Repeat Start with 7'h7E.



Figure 20. Target Open Drain to Controller Push Pull Hand Off Operation



Figure 21. Contorller Open Drain (ACK) to Target Push Pull Hand Off Operation





tDOFFC t<sub>DOFFT</sub> HSCL HSDA Bit 6 Bit 1 Bit 0; W=0 Bit 7 Controller Drives SDA Bus Controller Drives SDA Bus - Push Pull - Push Pull Target drives SDA Bus Open Drain Both Controller & Target Drive SDA Bus **Both Controller & Target Drive** SDA Bus Overlap – Open Drain tDOFFC t<sub>HIGH\_OD</sub>  $t_{\text{LOW\_OD}}$ HSCL HSDA Bit 1 Bit 0; R=1 Bit 7 Bit 6 Controller Drives SDA Bus – Push Pull Target drives SDA Bus Push Pull

Both Controller & Target Drive SDA Bus

Figure 22. Controller Push Pull to Target Open Drain Hand Off Operation



Figure 23. T = 1; Controller Ends Read with Repeated START and STOP Waveform



Figure 24. T = 0; Target Ends Read; Controller Generates STOP





#### 4.1.4.5 In-Band Interrupt (IBI)

In I<sup>2</sup>C mode, the in-band interrupt function is not supported. Only I3C Basic mode supports the in-band interrupt function.

### 4.1.4.5.1 Enabling & Disabling In-Band Interrupt Function

By default, the IBI function is disabled. The PMIC device enables IBI when it registers ENEC CCC. Once IBI is enabled, the PMIC device sends an IBI when an event occurs.

- When R34[6] = '1', the device sends an IBI at the next available opportunity when any of the register bits in R08[7:0], R09[7:0], R0A[7:2], R0B[7:0] and R33[4:2] is set to '1'. The device also sets R0A[1] to '1' and updates Pending Interrupt Bits[3:0] = '0001' for GETSTATUS CCC.
- When R34[6] = '0', the device does not send the IBI regardless of the register bits in R08[7:0], R09[7:0], R0A[7:2], R0B[7:0] and R33[4:2]. However, the device sets R0A[1] to '1' and updates Pending Interrupt Bits[3:0] = '0001' for GETSTATUS CCC.

#### 4.1.4.5.2 Mechanics of Interrupt Generation

Event interrupts may be generated by the local device if IBI is enabled. If there is a pending interrupt (i.e R0A[1] = '1') and IBI is enabled (i.e. R34[6] = '1'), the PMIC device requests an interrupt after detecting START condition by transmitting its 7-bit binary address (LID bits followed by HID bits) followed by R/W = '1' on the SDA bus serially (synchronized by SCL falling transitions).

If no START condition is detected by the PMIC device, but the I3C Basic bus (SDA and SCL) has been inactive (no edges seen) for t<sub>AVAL</sub> period, then the PMIC device may assert SDA low to request an interrupt. When the PMIC device requests an interrupt, the host toggles SCL. The PMIC device transmits its 7-bit binary address (LID bits followed by HID bits) followed by R/W bit = '1' to the host.

When the PMIC device requests an interrupt, the host may take one of the two actions below:

- 1. The host sends ACK on the 9<sup>th</sup> bit to accept the interrupt request. At this point, if it confirms that it has won the arbitration, the PMIC device transmits the IBI payload as shown in Table 29 and Table 30 for PEC disabled and PEC enabled configuration respectively. Figure 25 shows only the first two data bits of the MDB byte to illustrate the timing. The interrupt payload contains MDB followed by R08", R09", R0A", R0B" & R33" bytes. Host then issues a STOP command. Note the timing waveform in Figure 25. Host then accepts the IBI payload if it sends an ACK on the 9<sup>th</sup> bit to accept the interrupt request. Host can interrupt the IBI payload at T bit. If Host stops the IBI payload at T bit in the middle of the payload, the PMIC retains the IBI status flag (R0A[1]) and Pending Interrupt Bits[3:0] internally and waits for the next opportunity to request an interrupt. If the PMIC device successfully transmits the entire IBI payload, it then clears the IBI status flag (R0A[1] = '0') and Pending Interrupt Bits[3:0] = '0000' on its own and does not request for an IBI again unless there is another different event occurs; for another same event, the device does not request for an IBI.
- 2. Host sends NACK on the 9<sup>th</sup> bit as shown in Figure 26 followed by a STOP command. In this case, the PMIC device does not transmit the IBI payload, but waits for the next opportunity to request an interrupt. At this point, though Host sents an NACK, it has a knowledge of which PMIC device sent the IBI request. The PMIC device retains the IBI status flag (R0A[1] = '1') and Pending Interrupt Bits[3:0]=0001'.



Table 29. Target Device IBI Payload Packet; PEC is Disabled

| Start | Bit 7    | Bit 6            | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0          | A/T | Stop |
|-------|----------|------------------|-------|-------|-------|-------|-------|----------------|-----|------|
| S     | 1        | Х                | 0     | Х     |       | HID   | R=1   | A <sup>1</sup> |     |      |
|       | MDB=0x00 |                  |       |       |       |       |       |                |     |      |
|       |          | T=1              | ) "   |       |       |       |       |                |     |      |
|       |          | T=1              |       |       |       |       |       |                |     |      |
|       | R0A[7:0] |                  |       |       |       |       |       |                |     |      |
|       |          | <b>T</b> =1      |       |       |       |       |       |                |     |      |
|       |          | T=0 <sup>2</sup> | Р     |       |       |       |       |                |     |      |

<sup>1.</sup> See Figure 21 to see how the transition occurs from Host Open Drain (ACK) to Target Push Pull Operation (1st bit of MDB Byte bit[7]).

Table 30. Target Device IBI Payload Packet; PEC is Enable

| Start | Bit 7    | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | A/T              | Stop |  |
|-------|----------|-------|-------|-------|-------|-------|-------|-------|------------------|------|--|
| S     | 1        | Х     | 0     | Х     |       | HID   |       | R=1   | A <sup>1</sup>   |      |  |
|       | MDB=0x00 |       |       |       |       |       |       |       |                  |      |  |
|       |          | T=1   |       |       |       |       |       |       |                  |      |  |
|       |          | T=1   |       |       |       |       |       |       |                  |      |  |
|       | R0A[7:0] |       |       |       |       |       |       |       |                  |      |  |
|       | R0B[7:0] |       |       |       |       |       |       |       |                  |      |  |
|       | R33[7:0] |       |       |       |       |       |       |       |                  |      |  |
|       |          |       | .0    | PE    | EC    |       |       |       | T=0 <sup>2</sup> | Р    |  |

<sup>1.</sup> See Figure 21 to see how the transition occurs from Host Open Drain (ACK) to Target Push Pull Operation (1st bit of MDB Byte bit[7]).

<sup>2.</sup> See Figure 24 to see how the target device ends the operation followed by Host STOP operation.

<sup>2.</sup> See Figure 24 to see how the target device ends the operation followed by Host STOP operation.



Figure 25. PMIC Requests Interrupt; Host ACK Followed by PMIC Device IBI Payload



Figure 26. PMIC Requests Interrupt; Host NACK Followed by STOP



#### 4.1.4.5.3 Interrupt Arbitration

As there are multiple devices on an I3C Basic bus, multiple devices may request an interrupt when the Host I3C Basic bus is inactive for t<sub>AVAL</sub> period. At this time, the arbitration process is required.

For DDR5 DIMM application environment, there could be up to total of 13 different devices including PMIC on an I3C Basic bus.

In a typical DDR5 DIMM application environment, all devices have the same 3-bit HID code. Hence the 4-bit LID code always wins the arbitration. For example, if one target device has a LID code of '0010' and other device (PMIC) has a LID code of '1001', through the arbitration process, the target device LID code of '0010' wins. The PMIC device with a LID code of '1001' must release the bus and wait for the next opportunity to request an interrupt. Table 31 shows the arbitration priority based on the LID code for all devices. The cells in grey color in Table 31 are the likely devices that will be on a standard DDR5 RDIMM or DDR5 LRDIMM.



Table 31. Interrupt Arbitration - Among All Devices

| Device  | LID Code | HID Code = '111' | Arbitration Priority |
|---------|----------|------------------|----------------------|
| N/A     | 0000     | N/A              | N/A                  |
| RFU     | 0001     | 111              | 1                    |
| TS0     | 0010     | 111              | 2                    |
| RFU     | 0011     | 111              | 3                    |
| RFU     | 0100     | 111              | 4                    |
| RFU     | 0101     | 111              | 5                    |
| TS1     | 0110     | 111              | 6                    |
| RFU     | 0111     | 111              | 7                    |
| PMIC1   | 1000     | 111              | 8                    |
| PMIC0   | 1001     | 111              | 9                    |
| SPD Hub | 1010     | N/A              | N/A                  |
| RCD     | 1011     | 111              | 10                   |
| PMIC2   | 1100     | 111              | 11                   |
| RFU     | 1101     | 111              | 12                   |
| RFU     | 1110     | 111              | 13                   |
| N/A     | 1111     | N/A              | N/A                  |

In an uncommon but possible scenario, would be that, at exact time when Hub or local target devices (i.e PMIC) are requesting an interrupt, Host starts an operation to Hub or local target devices (i.e PMIC). When this happens, Host also is involved in the arbitration process along with Hub or local target devices (PMIC). During the arbitration phase, there is always only one winning device which could be either Hub, the local target device (i.e PMIC) or Host.

If Host wins during the arbitration phase, it continues with normal operation. The losing Hub or local target device (i.e PMIC) waits for the next opportunity to send an interrupt.

If Host looses during the arbitration phase, it must give up the bus. When Host looses during the arbitration, Host must let Hub or the local target device (i.e PMIC) finish sending their 4-bit LID code followed by 3-bit HID code followed by R/W = '1'. At this point, during the 9<sup>th</sup> bit, Host has two options to take the action as noted below:

- Host sends an ACK to accept the interrupt and hence accepts the IBI payload from the winning Hub or local target device (i.e PMIC). After the IBI payload, Host issues the STOP operation.
- Host sends an NACK followed by STOP operation.

In a rare but still possible scenario, would be that, at exact time when PMIC is requesting an interrupt, Host starts an operation to the same PMIC. When this happens, neither Host nor PMIC knows it is a winner until the 8<sup>th</sup> bit and Host always wins. This is because, PMIC sends R=1 (the 8<sup>th</sup> bit) during the interrupt. Host sets W=0 (the 8<sup>th</sup> bit) during the operation. As a result, Host wins and PMIC must give up the bus and wait for the next opportunity to send an interrupt.

In an extreme rare but still possible scenario, would be that, at exact time when the PMIC device is requesting an interrupt, Host requests a Read operation with the default Read address pointer mode to the PMIC device. When

## **DDR5 Server High Current PMIC on DIMM**

#### M88P5000



this happens, there is no winning device. This is the only time there is no winning device. This is because the PMIC device sends R=1 (the 8<sup>th</sup> bit) during the interrupt and Host also sends R=1 for Read request with the default Read address pointer mode. As a result, there is no winner because Host is waiting for PMIC to ACK and PMIC is waiting for Host to ACK. In this case, neither Host nor PMIC ACKs. Since there is no ACK (i.e NACK) by either device, Host must time out and repeat the Read request with Repeat Start. When Host repeats the Read request with Repeat Start, the PMIC does not send an interrupt because of Repeat Start.

### 4.1.4.5.4 Clearing Device Status and IBI Status Registers

The PMIC device provides the IBI status in R0A[1] by setting it to '1'. The PMIC device clears the IBI status register R0A[1] to '0' automatically when it sends a complete IBI (including payload and no interruption) and also clears Pending Interrupt Bits[3:0] to '0000'. Once the IBI status register is cleared, the PMIC does not request for an IBI again unless an another event occurs.

The PMIC device provides the device status in R08[7:0], R09[7:0], R0A[7:2], R0B[7:0] and R33[4:2] registers. The status information in R08[7:0], R09[7:0], R0A[7:2], R0B[7:0] and R33[4:2] registers are latched and remains set even after the PMIC device sends IBI payload and clears the IBI status register R0A[1] to '0'. Host must explicitly clear the status register through Clear command by writing '1' for appropriate status or by issuing a Global clear command.

After Host issues a clear command, if the condition is no longer present, the PMIC device clears the appropriate status register, clears the IBI status register to '0' and Pending Interrupt Bits[3:0] to '0000' even if the PMIC device has not sent IBI. After Host issues the clear command, if the condition is still present, the device again sets the appropriate status register, sets the IBI status register to '1' and Pending Interrupt Bits[3:0] to '0001' even if the device has already sent IBI and entire IBI payload.

## 4.1.4.6 Packet Error Check (PEC) Function

In I<sup>2</sup>C mode, Packet Error Check is not supported. Only I3C Basic mode supports the Packet Error Check function.

The PMIC device implements an 8-bit Packet Error Code which is appended at the end of all transactions if PEC is enabled through DEVCTRL CCC or by directly writing '1' to R34[7]. PEC is a CRC-8 value calculated on all the messages bytes except for START, STOP, REPEATED START conditions or T-bits, ACK, NACK and IBI header (7'h7E followed W=0) bits.

The polynomial for CRC-8 calculations is:  $C(X) = X^8 + X^2 + X^1 + 1$ 

The seed value for the PEC function is all zero.

When Host calculates PEC for the PMIC device, it includes LID and HID bits followed by R/W bit.

#### 4.1.4.7 Parity Error Check Function

In I<sup>2</sup>C mode, Parity Error Checking is not supported except for supported CCCs. Only I3C Basic mode supports the Parity Error Checking function.

By default, when the PMIC device is put in I3C Basic mode, the Parity Error Check function is automatically enabled. Host can also disable the function with DEVCTRL CCC or by directly writing '1' to R34[5]. When the parity function is disabled, the PMIC device simply ignores the "T" bit information from Host. Host may actually choose to compute the parity and send that information during the "T" bit or simply drive static Low or High in "T" bit.

The PMIC device implements ODD parity. If the odd number bits in the byte are '1', the parity bit value is '0'. If the even number bits in the byte are '1', the parity bit value is '1'. Host computes the parity and sends during "T" bit.



## 4.1.4.8 Packet Error Check & Parity Error Handling

There are two types of error checking done by the PMIC device: Parity Error Check And Packet Error Check. By default, Parity Error Check is always enabled and Packet Error Check is disabled. Host may enable Packet Error Check at any time. The parity error is checked for each byte in a packet except for the device Select code byte from Host. Host sends parity error information in "T" bit.

I3C Basic mode defines TE0, TE1, TE2, TE3, TE4, TE5 and TE6 error detection for Target devices. Only TE1 and TE2 error detection are supported by PMIC for parity checking. All other errors are not supported and not applicable.

#### 4.1.4.8.1 Write Command Data Packet Error Handling - PEC Disabled

The PMIC device checks for the parity error for each byte in a packet that it receives from Host except for the device Select code byte that it receives from Host as shown in Table 32.

Bit 7 Bit 0 Start Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 A/N/T Stop S or Sr 1 Х 0 Χ HID W=0A1,2,3 Address[7:0] Т Τ Data \_\_\_ Τ Data Τ Sr4 or P

Table 32. Write Command Data Packet; PEC Disabled

#### Write command - if there is no parity error:

The PMIC device executes the command.

#### Write command - if there are parity error:

- The PMIC device discards the byte in the packet that has a parity error.
- The PMIC device discards all subsequent bytes in the packet until the STOP operation. The PMIC device may or may not check parity for all subsequent bytes in the packet.
- Note that as the packet contains more than one byte, if the first byte has no parity error but the second byte
  has a parity error, the PMIC device may or may not execute the first byte operation, but the second byte and all
  subsequent bytes operations are discarded.
- The PMIC device sets the R0A[2:1] to '11' and P\_Err in GETSTATUS CCC to '1'; updates Pending Interrupt Bits[3:0] in GETSTATUS CCC to '0001'; asserts the GSI\_n pin if enabled; and waits for the next opportunity to send an in-band interrupt if IBI is enabled.

#### 4.1.4.8.2 Read Command Data Packet Error Handling - PEC Disabled

The PMIC device checks for the parity error for each byte in a packet except for the device Select code byte that it receives from Host prior to Repeat Start as shown in Table 33.

<sup>1.</sup> See Figure 20 to know how the transition occurs from Target Open Drain (ACK) to Host Push Pull Operation (1st bit of Addr, bit[7]).

<sup>2.</sup> The PMIC device NACKs if there is a parity error in a previous transaction when Host performs consecutive transactions with Repeat Start

<sup>3.</sup> The PMIC device does not check for parity error in subsequent bytes when it determines the 7-bit device Select code issued by Host does not match with its own device code. The PMIC device ignores the entire packet until STOP or the next Repeat Start operation.

<sup>4.</sup> Repeat Start or Repeat Start with 7'h7E.



The PMIC device does not compute the parity when it sends the data to Host. It does not check for the parity error for the bytes as shown in Table 33. The device sends Continuous ('1') or Stop ('0') information during "T" bit when the PMIC device is sending the Read data.

Table 33. Read Command Data Packet; PEC Disabled

| Start   | Bit 7        | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | A/N/T              | Stop                 |
|---------|--------------|-------|-------|-------|-------|-------|-------|-------|--------------------|----------------------|
| S or Sr | 1            | Х     | 0     | Х     |       | HID   |       | W=0   | A1,2,3             | )                    |
|         | Address[7:0] |       |       |       |       |       |       |       |                    |                      |
| Sr      | 1            | Х     | 0     | Х     |       | HID   |       | R=1   | A/N <sup>4</sup>   |                      |
|         | Data         |       |       |       |       |       |       |       |                    |                      |
|         |              |       |       |       |       |       |       |       |                    |                      |
|         | Data         |       |       |       |       |       |       |       | T=1 <sup>5,6</sup> | Sr <sup>7</sup> or P |

<sup>1.</sup> See Figure 20 to know how the transition occurs from Target Open Drain (ACK) to Host Push Pull Operation (1st bit of Addr, bit[7]).

- 5. See Figure 23 to see how Host ends the target device operation.
- 6. When the PMIC device reaches the last byte within the region (either Host region or DIMM vendor region), it will continue to return data, but the returned data will be 0x00 if there is no valid password for DIMM vendor region or Vendor specific region. Once the address counter reaches R255, it will reset to address R00 and continue to return the data. Only Host can perform STOP operation.
- 7. Repeat Start or Repeat Start with 7'h7E.

#### Read Command - If there is no parity error:

- The PMIC sends ACK back to Host when Host perform a Start Repeat operation.
- The PMIC device executes the command and sends the data as shown in Table 33.

#### Read Command - If there is parity error:

- The PMIC device discards the byte in the packet that has a parity error.
- The PMIC device sends NACK back to Host when Host performs a Start Repeat operation, as shown in the
  grey color cell in Table 33. NACK represents either a parity error in one of the two bytes or that PMIC is not
  able to start the Read operation. Host may retry Repeat Start again.

Host may do Repeat Start as many times as it may desire. If the PMIC target device NACKs due to the parity error in a previous byte from Host, it will always NACK regardless of how many times Host tries Repeat Start.

- The PMIC does not send the data shown in Table 33, and instead expects Host to perform STOP operation.
- The PMIC device sets R0A[2:1] to '11' and P\_Err in GETSTATUS CCC to '1'; updates Pending Interrupt Bits[3:0] in GETSTATUS CCC to '0001'; asserts GSI\_n pin if enabled; and waits for the next opportunity to send an in-band interrupt if IBI is enabled.

#### 4.1.4.8.3 Write Command Data Packet Error Handling - PEC Enabled

The PMIC device checks for the parity error for each byte in a packet that it receives from Host except for the device select code byte that it receives from Host as shown in Table 34. Further, the PMIC device checks for the

<sup>2.</sup> The PMIC device NACKs if there is a parity error in a previous transaction when Host performs consecutive transactions with Repeat Start.

<sup>3.</sup> The PMIC device does not check for parity error in subsequent bytes when it determines the 7-bit device Select code issued by Host does not match with its own device code. The PMIC device ignores the entire packet until STOP or the next Repeat Start operation.

<sup>4.</sup> If the target device NACKs during Repeat Start for any reason, Host may retry Repeat Start again. Host can do Repeat Start as many times as it may desire. If the target device NACKs due to the parity error in previous bytes, it will always NACK regardless of how many times Host tries Repeat Start. If there are no parity errors, PMIC may eventually ACK.



packet error for the entire packet (from Start condition until the last byte of Data) that it receives from Host as shown in Table 34.

Table 34. Write Command Data Packet; PEC Enabled

| Start   | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3      | Bi    | t 2 | Bit 1 | Bit 0 | A/N/T  | Stop                 |
|---------|-------|-------|-------|-------|------------|-------|-----|-------|-------|--------|----------------------|
| S or Sr | 1     | Х     | 0     | Х     | HID W=0    |       |     |       |       | A1,2,3 |                      |
|         |       |       |       | Д     | ddress[7:0 | 0]    | Т   |       |       |        |                      |
|         |       | CMD   |       | W=0   | 0          | 0 0 0 |     | 0     | T     |        |                      |
|         | Data  |       |       |       |            |       |     |       |       | Т      |                      |
|         |       |       |       |       |            |       |     |       |       | Т      |                      |
|         | Data  |       |       |       |            |       |     |       |       |        |                      |
|         | PEC   |       |       |       |            |       |     |       |       | Т      | Sr <sup>4</sup> or P |

- 1. See Figure 20 to know how the transition occurs from Target Open Drain (ACK) to Host Push Pull Operation (1st bit of Addr, bit[7]).
- 2. The PMIC device NACKs if there is a parity or PEC error in a previous transaction when Host performs consecutive transactions with Repeat Start.
- The PMIC device does not check for parity or PEC error in subsequent bytes when it determines the 7-bit device Select code issued by Host does not match with its own device code. The PMIC device ignores the entire packet until STOP or the next Repeat Start operation.
- 4. Repeat Start or Repeat Start with 7'h7E.

#### Write command - If there is no parity error:

 The PMIC device waits for the entire packet. If there is no error in the packet, the PMIC device executes Write command.

If there is an error in the packet, the PMIC device discards the entire packet and does not execute the packet, and waits for STOP; sets the R0A[3,1] to '11', PEC\_Err in GETSTATUS CCC to '1'; updates Pending Interrupt Bits[3:0] in GETSTATUS CCC to '0001'; asserts the GSI\_n pin if enabled; and waits for the next opportunity to send an in-band interrupt if IBI is enabled.

#### Write command - if there is parity error:

- The PMIC device discards that byte and the entire packet until the STOP operation.
- The PMIC device sets the R0A[2:1] to '11' and P\_Err in GETSTATUS CCC to '1'; updates Pending Interrupt Bits[3:0] in GETSTATUS CCC to '0001'; asserts the GSI\_n pin if enabled; and waits for the next opportunity to send an in-band interrupt if IBI is enabled.
- The PMIC device may or may not check error for the packet. If the PMIC device checks error for the packet, it likely detect an error in the packet and the device may also set R0A[3] & PEC\_Err in GETSTATUS CCC as well.

#### 4.1.4.8.4 Read Command Data Packet Error Handling - PEC Enabled

The PMIC device checks for the parity error for each byte in a packet except for the device Select code byte that it receives from Host prior to Repeat Start as shown in Table 35.

The PMIC device does not compute the parity when it sends the data to Host. The host does not check for the parity error for the bytes shown in Table 35. The device sends Continuous ('1') or Stop ('0') information during "T" bit when the PMIC device is sending the Read data.

#### M88P5000



The PMIC device checks for the PEC error in a packet that it receives from Host from Start condition to Repeat Start (from the first device Select code followed by the address offset and CMD byte).

The PMIC device computes the packet error code for the entire packet starting with Repeat Start (device Select code and the data that PMIC device transmits back to Host).

Table 35. Read Command Data Packet; PEC Enabled

| Start   | Bit 7           | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0  | A/N/T            | Stop                 |
|---------|-----------------|-------|-------|-------|-------|-------|-------|--------|------------------|----------------------|
| S or Sr | 1               | Х     | 0     | Х     |       | HID   | W=0   | A1,2,3 |                  |                      |
|         | Address[7:0]    |       |       |       |       |       |       |        |                  |                      |
|         | CMD R=1 0 0 0 0 |       |       |       |       |       | Т     |        |                  |                      |
|         | PEC             |       |       |       |       |       |       |        |                  |                      |
| Sr      | 1               | X     | 0     | X     |       | HID   | - (2  | R=1    | A/N <sup>4</sup> |                      |
|         | Data            |       |       |       |       |       |       |        |                  |                      |
|         |                 |       |       |       |       |       |       |        |                  |                      |
|         | Data            |       |       |       |       |       |       |        |                  |                      |
|         |                 |       |       | PE    | EC    | 70    |       |        | T=0 <sup>5</sup> | Sr <sup>6</sup> or P |

- 1. See Figure 20 to know how the transition occurs from Target Open Drain (ACK) to Host Push Pull Operation (1st bit of Addr. bit[7]).
- 2. The PMIC device NACKs if there is a parity or PEC error in a previous transaction when Host performs consecutive transactions with Repeat Start.
- The PMIC device does not check for parity or PEC error in subsequent bytes when it determines the 7-bit device Select code issued
  by Host does not match with its own device code. The PMIC device ignores the entire packet until STOP or the next Repeat Start
  operation.
- 4. If the target device NACKs during Repeat Start for any reason, Host may retry Repeat Start again. Host can do Repeat Start as many times as it may desire. If the target device NACKs due to the parity or PEC error in previous bytes, it will always NACK regardless of how many times Host tries Repeat Start. If there are no parity or PEC errors, PMIC may eventually ACK. The PEC calculation by the target device only includes the device select code of the ACK response of the Repeat start operation. In other words, if there are more than one Repeat Start operation, the target device includes device Select of only the last Repeat Start from Host when it ACKs in PEC calculation and all other NACK responses of the device Select code of Repeat Start are not included in the PEC calculation.
- 5. See Figure 24 to see how the target device ends the operation followed by the Host STOP operation.
- 6. Repeat Start or Repeat Start with 7'h7E.

#### Read command - If there is no parity error & no PEC error

- The PMIC device sends ACK back to Host when Host perform a Start Repeat operation.
- The PMIC device executes the Read command and sends the data as shown in Table 35.
- The PMIC computes PEC for the bytes (from Start condition to PEC byte prior to Repeat Start) shown in the cells in Table 35.

#### Read command - if there is parity error or PEC error

- The PMIC device discards the byte in the packet that had a parity error.
- The PMIC device discards second byte in that packet if a parity error occurred in first byte. The PMIC device may or may not check parity for the second byte in that packet.
- The PMIC device discards the packet if there is a PEC error.
- The PMIC sends NACK back to the host when Host perform Start Repeat operation. This is shown in the grey color cell in Table 35. NACK represents either PEC error or a parity error in one of the three bytes or that PMIC



is not able to start the Read operation. Host may retry Repeat Start again. Host may do Repeat Start as many times as it may desire. The PEC calculation by the PMIC device only includes the device Select code of the ACK responses of the Repeat Start operation. In other words, if there are more than one Repeat Start operation, the PMIC device includes the device Select of only the last Repeat Start from Host when it ACKs in the PEC calculation and other NACK responses of the device Select codes of Repeat Start are not included in the PEC calculation. If the PMIC target device NACKs due to PEC error or parity error in a previous bytes from Host, it will always NACK regardless of how many times Host tries Repeat Start.

- The PMIC device does not send any data shown in Table 35 and instead expects Host to perform STOP operation.
- The PMIC device sets R0A[3:2] accordingly and R0A[1] to '1', and P\_Err, PEC\_Err in GETSTATUS CCC to '1' accordingly; updates Pending Interrupt Bits[3:0] in GETSTATUS CCC to '0001'; asserts the GSI\_n pin if enabled and waits for the next opportunity to send an in-band interrupt if IBI is enabled.

#### 4.1.4.9 CCC Packet Error Handling

Parity error and PEC error detected in a CCC packet are handled the same way as described for normal Read/ Write operations.

#### 4.1.4.10 Error Reporting

All error conditions detected by the PMIC devices are captured in R08[7:0], R09[7:0], R0A[7:1] R0B[7:0] and R33[4:2] registers.

There are four different possible ways in which the error information can be communicated to the host:

- 1. Host makes a Read request to R08, R09, R0A, R0B and R33 registers.
- 2. Host starts any transaction with Start condition followed by 7'h7E IBI header (Only applicable in I3C Basic mode).
- 3. The PMIC device sends in-band interrupt if enabled, when its SCL and SDA input have been idle for t<sub>AVAL</sub> time (Only applicable in I3C Basic mode).
- 4. The PMIC device asserts the GSI n pin if enabled.

#### 4.1.4.11 I3C Basic Common Command Codes (CCC)

The I3C Basic specification lists a large number of Common Command Codes (CCC). Not all CCC are required to be supported. The PMIC device NACKs for all unsupported CCC. Table 36 lists CCCs supported by the PMIC.

The PMIC device requires a STOP operation in between when switching from a CCC operation to private device-specific Write or Read or Default Read Address Pointer mode operation and vice versa. In other words, any CCC operation must be followed by a STOP operation before continuing to any device-specific Write or Read or Default Read Address Pointer mode operation. Similarly, any device-specific Write or Read or Default Read Address Pointer mode operation must be followed by a STOP operation before continuing to any CCC operation.

The PMIC device does allow Repeat Start operation between any CCC and other CCC or between any private Write or Read or Default Read Address Pointer mode operation and other private Write or Read or Default Read Address Pointer mode operation.



Table 36. PMIC CCC Support Requirement

| ccc       | Mode      | Code | Description                                                                     | Note         |
|-----------|-----------|------|---------------------------------------------------------------------------------|--------------|
| ENEC      | Broadcast | 0x00 | - Enable Event Interrupts                                                       |              |
| ENEC      | Direct    | 0x80 | Enable Event interrupts                                                         | $O^{\times}$ |
| DISEC     | Broadcast | 0x01 | Disable Event Interrupte                                                        | 7            |
| DISEC     | Direct    | 0x81 | - Disable Event Interrupts                                                      |              |
| RSTDAA    | Broadcast | 0x06 | Put the device in I <sup>2</sup> C Mode (aka: Reset Dynamic Address Assignment) |              |
| SETAASA   | Broadcast | 0x29 | Put the device in I3C Basic Mode (aka: Set All Addresses to Static Address)     |              |
| GETSTATUS | Direct    | 0x90 | Get Device Status                                                               |              |
| DEVCAP    | Direct    | 0xE0 | Get Device Capability                                                           | 1            |
| SETHID    | Broadcast | 0x61 | PMIC updates 3-bit HID field                                                    | 1            |
| DEVCTRL   | Broadcast | 0x62 | Configure SPD Hub and all devices behind Hub                                    | 1            |

<sup>1.</sup> JEDEC specific CCC.

#### 4.1.4.11.1 ENEC CCC

ENEC CCC is only supported in I3C Basic mode. In  $I^2C$  mode, it is illegal for Host to issue ENEC CCC. When ENEC CCC is registered by PMIC, it updates R34[6] = '1', and this takes effect at the next Start operation (i.e. after STOP operation).

Table 37 to Table 40 shows an example of a single ENEC CCC. Table 41 shows the encoding definition for ENEC CCC.

If the PEC function is enabled, the PEC calculation starts with a Start or Repeat Start operation, but does not include 7'h7E with W=0 byte.

Table 37. ENEC CCC - Broadcast

| Start   | Bit 7 | Bit 6            | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | A/N/T          | Stop |  |
|---------|-------|------------------|-------|-------|-------|-------|-------|-------|----------------|------|--|
| S or Sr | 1     | 1                | 1     | 1     | 1     | 1     | 0     | W=0   | A <sup>1</sup> |      |  |
|         |       | 0x00 (Broadcast) |       |       |       |       |       |       |                |      |  |
|         | 40    | 0x00 ENINT       |       |       |       |       |       |       |                |      |  |

<sup>1.</sup> The PMIC NACKs if there is a parity error in a previous transaction when Host performs consecutive transactions with Repeat Start.

<sup>2.</sup> Repeat Start or Repeat Start with 7'h7E.



#### Table 38. ENEC CCC - Broadcast w/ PEC

| Start   | Bit 7           | Bit 6      | Bit 5 | Bit 4 | Bit 3                | Bit 2 | Bit 1 | Bit 0 | A/N/T | Stop |  |
|---------|-----------------|------------|-------|-------|----------------------|-------|-------|-------|-------|------|--|
| S or Sr | 1 1 1 1 1 0 W=0 |            |       |       |                      |       |       |       |       |      |  |
|         |                 | Т          |       |       |                      |       |       |       |       |      |  |
|         |                 | 0x00 ENINT |       |       |                      |       |       |       |       |      |  |
|         |                 |            |       | Т     | Sr <sup>2</sup> or P |       |       |       |       |      |  |

The PMIC NACKs if there is a parity or PEC error in a previous transaction when Host performs consecutive transactions with Repeat Start.

#### Table 39. ENEC CCC - Direct

| Start   | Bit 7       | Bit 6      | Bit 5 | Bit 4      | Bit 3 | Bit 2 | Bit 1 | Bit 0 | A/N/T            | Stop |
|---------|-------------|------------|-------|------------|-------|-------|-------|-------|------------------|------|
| S or Sr | 1 1 1 1 1 0 |            |       |            |       |       |       |       | A <sup>1</sup>   |      |
|         |             | Т          |       |            |       |       |       |       |                  |      |
| Sr      |             |            |       | DevID[6:0] |       | 70    |       | W=0   | A <sup>1,2</sup> |      |
|         |             | 0x00 ENINT |       |            |       |       |       |       |                  |      |

<sup>1.</sup> The PMIC NACKs if there is a parity error in a previous transaction when Host performs consecutive transactions with Repeat Start.

#### Table 40. ENEC CCC - Direct w/ PEC

| Start   | Bit 7 | Bit 6         | Bit 5 | Bit 4      | Bit 3 | Bit 2 | Bit 1 | Bit 0 | A/N/T            | Stop                 |  |  |
|---------|-------|---------------|-------|------------|-------|-------|-------|-------|------------------|----------------------|--|--|
| S or Sr | 1     | 1             | 1     | 1          | 1     | 1     | 0     | W=0   | A <sup>1</sup>   |                      |  |  |
|         |       | 0x80 (Direct) |       |            |       |       |       |       |                  |                      |  |  |
|         |       | PEC           |       |            |       |       |       |       |                  |                      |  |  |
| Sr      |       | (C)           |       | DevID[6:0] |       |       |       | W=0   | A <sup>1,2</sup> |                      |  |  |
|         | 76    | 0x00 ENINT    |       |            |       |       |       |       |                  |                      |  |  |
|         | PEC   |               |       |            |       |       |       |       |                  | Sr <sup>3</sup> or P |  |  |

<sup>1.</sup> The PMIC NACKs if there is a parity or PEC error in a previous transaction when Host performs consecutive transactions with Repeat Start.

<sup>2.</sup> Repeat Start or Repeat Start with 7'h7E.

<sup>2.</sup> The PMIC device does not check for the parity error in subsequent bytes when it determines 7-bit device Select code issued by Host does not match with its own device code. The PMIC device ignores the entire packet until STOP operation or the next Repeat Start operation.

<sup>3.</sup> Repeat Start or Repeat Start with 7'h7E.

The PMIC device does not check for the parity error in subsequent bytes when it determines 7-bit device Select code issued by Host
does not match with its own device code. The PMIC device ignores the entire packet until STOP operation or the next Repeat Start
operation.

<sup>3.</sup> Repeat Start or Repeat Start with 7'h7E.



#### Table 41. ENEC CCC Byte Encoding

| Bit   | Encoding                                  | Notes                                                          |
|-------|-------------------------------------------|----------------------------------------------------------------|
| ENINT | 0 = No Action<br>1 = Enable IBI Interrupt | It is illegal for Host to issue ENEC CCC with ENINT bit = "0". |

#### 4.1.4.11.2 DISEC CCC

DISEC CCC is only supported in I3C Basic mode. In  $I^2C$  mode, it is illegal for Host to issue this CCC. When DISEC CCC is registered by PMIC, it updates R34[6] = '0', and it takes effect at the next Start operation (i.e. after STOP operation). Table 42 to Table 45 shows an example of a single DISEC CCC. Table 46 shows the encoding definition for DISEC CCC.

If the PEC function is enabled, the PEC calculation starts with a Start or Repeat Start operation but does not include 7'h7E with W=0 byte.

Table 42. DISEC CCC - Broadcast

| Start   | Bit 7 | Bit 6            | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | A/N/T          | Stop |  |
|---------|-------|------------------|-------|-------|-------|-------|-------|-------|----------------|------|--|
| S or Sr | 1     | 1                | 1     | 1     | 1     | 1     | 0     | W=0   | A <sup>1</sup> |      |  |
|         |       | 0x01 (Broadcast) |       |       |       |       |       |       |                |      |  |
|         |       | 7'h00 DISINT     |       |       |       |       |       |       |                |      |  |

<sup>1.</sup> The PMIC NACKs if there is a parity error in a previous transaction when Host performs consecutive transactions with Repeat Start.

Table 43. DISEC CCC - Broadcast w/ PEC

| Start   | Bit 7 | Bit 6        | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | A/N/T          | Stop |  |
|---------|-------|--------------|-------|-------|-------|-------|-------|-------|----------------|------|--|
| S or Sr | 1     | 1            | 1     | 1     | 1     | 1     | 0     | W=0   | A <sup>1</sup> |      |  |
|         |       | Т            |       |       |       |       |       |       |                |      |  |
|         |       | 7'h00 DISINT |       |       |       |       |       |       |                |      |  |
|         |       | PEC          |       |       |       |       |       |       |                |      |  |

The PMIC NACKs if there is a parity or PEC error in a previous transaction when Host performs consecutive transactions with Repeat Start

Table 44. DISEC CCC - Direct

| Start   | Bit 7 | Bit 6 | Bit 5 | Bit 4            | Bit 3  | Bit 2 | Bit 1                | Bit 0 | A/N/T | Stop |
|---------|-------|-------|-------|------------------|--------|-------|----------------------|-------|-------|------|
| S or Sr | 1     | 1     | W=0   | A <sup>1</sup>   |        |       |                      |       |       |      |
|         |       |       |       | Т                |        |       |                      |       |       |      |
| Sr      |       |       | W=0   | A <sup>1,2</sup> |        |       |                      |       |       |      |
|         |       |       |       |                  | DISINT | Т     | Sr <sup>3</sup> or P |       |       |      |

<sup>2.</sup> Repeat Start or Repeat Start with 7'h7E.

<sup>2.</sup> Repeat Start or Repeat Start with 7'h7E.



<sup>1.</sup> The PMIC NACKs if there is a parity error in a previous transaction when Host performs consecutive transactions with Repeat Start.

Table 45. DISEC CCC - Direct w/PEC

| Start   | Bit 7 | Bit 6 | Bit 5 | Bit 4      | Bit 3  | Bit 2 | Bit 1                | Bit 0 | A/N/T            | Stop |
|---------|-------|-------|-------|------------|--------|-------|----------------------|-------|------------------|------|
| S or Sr | 1     | 1     | 1     | 1          | 1      | 1     | 0                    | W=0   | A <sup>1</sup>   |      |
|         |       |       |       |            |        | Т     |                      |       |                  |      |
|         |       |       |       |            | 0,     | Т     |                      |       |                  |      |
| Sr      |       |       |       | DevID[6:0] |        |       | 0                    | W=0   | A <sup>1,2</sup> |      |
|         |       |       |       | 16         | DISINT | Т     |                      |       |                  |      |
|         |       |       |       |            |        | Т     | Sr <sup>3</sup> or P |       |                  |      |

The PMIC NACKs if there is a parity or PEC error in a previous transaction when Host performs consecutive transactions with Repeat Start.

## Table 46. DISEC CCC Byte Encoding

| Bit    | Encoding                                   | Notes                                                            |
|--------|--------------------------------------------|------------------------------------------------------------------|
| DISINT | 0 = No Action<br>1 = Disable IBI Interrupt | It is illegal for Host to issue DISEC CCC with DISINT bit = '0'. |

#### 4.1.4.11.3 RSTDAA CCC

RSTDAA CCC is only supported in I3C Basic mode. In I<sup>2</sup>C mode, this CCC is ignored. When RSTDAA CCC is registered by PMIC, it updates R32[6] = '0', and it takes effect at the next Start operation (i.e. after STOP operation). Further it disables the IBI & PEC function (R34[7:6] = '00') and clears the parity function R34[5] = '0'.

Table 47 and Table 48 shows an example of a single RSTDAA CCC.

If the PEC function is enabled, the PEC calculation starts with a Start or Repeat Start operation but does not include 7'h7E with W=0 byte.

Table 47. RSTDAA CCC - Broadcast

| Start   | Bit 7 | Bit 6            | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | A/N/T          | Stop |
|---------|-------|------------------|-------|-------|-------|-------|-------|-------|----------------|------|
| S or Sr | 1     | 1                | 1     | 1     | 1     | 1     | 0     | W=0   | A <sup>1</sup> |      |
|         |       | 0x06 (Broadcast) |       |       |       |       |       |       |                |      |

<sup>1.</sup> The PMIC NACKs if there is a parity error in a previous transaction when Host performs consecutive transactions with Repeat Start.

<sup>2.</sup> The PMIC device does not check for the parity error in subsequent bytes when it determines 7-bit device Select code issued by Host does not match with its own device code. The PMIC device ignores the entire packet until STOP operation or the next Repeat Start operation.

<sup>3.</sup> Repeat Start or Repeat Start with 7'h7E.

The PMIC device does not check for the parity error in subsequent bytes when it determines 7-bit device Select code issued by Host does not match with its own device code. The PMIC device ignores the entire packet until STOP operation or the next Repeat Start operation.

<sup>3.</sup> Repeat Start or Repeat Start with 7'h7E.

<sup>2.</sup> Repeat Start or Repeat Start with 7'h7E.



Table 48. RSTDAA CCC - Broadcast w/ PEC

| Start   | Bit 7 | Bit 6            | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | A/N/T          | Stop |
|---------|-------|------------------|-------|-------|-------|-------|-------|-------|----------------|------|
| S or Sr | 1     | 1                | 1     | 1     | 1     | 1     | 0     | W=0   | A <sup>1</sup> |      |
|         |       | 0x06 (Broadcast) |       |       |       |       |       |       | Т              |      |
|         |       | PEC              |       |       |       |       |       |       |                |      |

<sup>1.</sup> The PMIC NACKs if there is a parity or PEC error in a previous transaction when Host performs consecutive transactions with Repeat Start.

#### 4.1.4.11.4 SETAASA CCC

The SETAASA CCC is only supported in I<sup>2</sup>C mode. In I<sup>2</sup>C mode, when Host issues this CCC, to guarantee that this CCC is registered by the device without any error, Host shall limit the maximum speed operation for this CCC to 1MHz. In I3C Basic mode, this CCC is ignored. When SETAASA CCC is registered by PMIC, it updates R32[6] = '1', and it takes effect at the next Start operation (i.e. after STOP operation). Table 49 shows an example of a single SETAASA CCC.

SETAASA CCC does not support the PEC function as there is no PEC function in I2C mode.

Table 49. SETAASA CCC - Broadcast

| Start   | Bit 7 | Bit 6            | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | A/N/T | Stop |
|---------|-------|------------------|-------|-------|-------|-------|-------|-------|-------|------|
| S or Sr | 1     | 1                | 1     | 1     | 1     | 1     | 0     | W=0   | Α     |      |
|         |       | 0x29 (Broadcast) |       |       |       |       |       |       | Т     | Р    |

#### 4.1.4.11.5 **GETSTATUS CCC**

GETSTATUS CCC is supported in I3C Basic mode. In I<sup>2</sup>C mode, this CCC is ignored (i.e. it is not executed internally and the Repeat Start byte arriving after the 0x90 GETSTATUS CCC code is not acknowledged and Host must do the STOP operation. Table 50 to Table 51 show an example of a single GETSTATUS CCC.

If the PEC function is enabled, the PEC calculation starts with a Start or Repeat Start operation but does not include 7'h7E with W=0 byte.

Table 50. GETSTATUS CCC - Direct

| Start   | Bit 7   | Bit 6                 | Bit 5 | Bit 4      | Bit 3   | Bit 2   | Bit 1 | Bit 0 | A/N/T                | Stop |
|---------|---------|-----------------------|-------|------------|---------|---------|-------|-------|----------------------|------|
| S or Sr | 1       | 1                     | 1     | 1          | 1       | 1       | 0     | W=0   | A <sup>1</sup>       |      |
|         |         |                       |       | 0x90 (     | Direct) |         |       |       | Т                    |      |
| Sr      | )       |                       |       | DevID[6:0] |         |         |       | R=1   | Α                    |      |
|         | PEC_Err | PEC_Err 0 0 0 0 0 0 0 |       |            |         |         |       |       | Т                    |      |
|         | 0       | 0                     | P_Err | R32[3]     |         | Pending |       | T     | Sr <sup>2</sup> or P |      |

<sup>1.</sup> The PMIC NACKs if there is a parity error in a previous transaction when Host performs consecutive transactions with Repeat Start.

<sup>2.</sup> Repeat Start or Repeat Start with 7'h7E.

<sup>2.</sup> Repeat Start or Repeat Start with 7'h7E.



#### Table 51. GETSTATUS CCC - Direct w/PEC

| Start   | Bit 7                              | Bit 6 | Bit 5 | Bit 4      | Bit 3   | Bit 2 | Bit 1 | Bit 0 | A/N/T          | Stop                 |
|---------|------------------------------------|-------|-------|------------|---------|-------|-------|-------|----------------|----------------------|
| S or Sr | 1                                  | 1     | 1     | 1          | 1       | 1     | 0     | W=0   | A <sup>1</sup> | - DX                 |
|         |                                    |       |       | 0x90 (     | Direct) |       |       |       | T              |                      |
|         |                                    | PEC   |       |            |         |       |       |       |                | ) /                  |
| Sr      |                                    |       |       | DevID[6:0] |         |       |       | R=1   | Α              |                      |
|         | PEC_Err                            | 0     | 0     | 0          | 0       | 0     | 0     | 0     | T              |                      |
|         | 0 0 P_Err R32[3] Pending Interrupt |       |       |            |         |       |       | Т     |                |                      |
|         |                                    | PEC   |       |            |         |       |       |       | Т              | Sr <sup>2</sup> or P |

<sup>1.</sup> The PMIC NACKs if there is a parity or PEC error in a previous transaction when Host performs consecutive transactions with Repeat Start.

Table 52. GETSTATUS CCC Byte Encoding

| Bit                  | Encoding                                                                               | Notes                                                                                                                                                  |
|----------------------|----------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| PEC_Err              | 0 = No Error<br>1 = PEC Error occurs                                                   | This register is cleared when Host issues a clear command to R12[3] for PEC error.                                                                     |
| P_Err                | 0 = No Error<br>1 = Protocol Error; Parity Error occurs                                | This register is cleared when Host issues a clear command to R12[2] for Parity error.                                                                  |
| R32[3]               | See R32 for encoding                                                                   | PMIC reflects the register status of R32[3] in this bit.                                                                                               |
| Pending<br>Interrupt | 0000 = No Pending Interrupt 0001 = Pending Interrupt All other encodings are reserved. | This register is cleared when Host issues a clear command to any appropriate device status register that causes the IBI status register to be cleared. |

After the PMIC device completes the response to GETSTATUS CCC, PEC\_Err, P\_Err and Pending Interrupt Bits[3:0] are not automatically cleared. Host must explicitly clear the appropriate status register through Clear command by writing '1' to the corresponding register or by issuing Global Clear command. Once the PMIC device clears the appropriate status register, only PEC\_Err, P\_err and Pending Interrupt Bits[3:0] are cleared.

After Host issues a clear command, if the condition is still present, the device will again set the appropriate status register, sets the IBI status register to '1' and Pending Interrupt Bits[3:0] to '0001'.

#### 4.1.4.11.6 DEVCAP CCC

DEVCAP CCC is only supported in I3C Basic mode. In I2C mode, it is illegal for Host to issue this CCC.

Table 53 and Table 54 show an example of a single DEVCAP CCC. Table 55 defines the encoding for DEVCAP CCC.

If the PEC function is enabled, the PEC calculation starts with Start or Repeat Start operation but does not include 7'h7E with W=0 byte.

<sup>2.</sup> Repeat Start or Repeat Start with 7'h7E.



#### Table 53. DEVCAP CCC - Direct

| Start   | Bit 7 | Bit 6                             | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | A/N/T | Stop |
|---------|-------|-----------------------------------|-------|-------|-------|-------|-------|-------|-------|------|
| S or Sr | 1     | 1 1 1 1 1 0 W=0                   |       |       |       |       |       |       |       |      |
|         |       | 0xE0 (Direct)                     |       |       |       |       |       |       |       |      |
| Sr      |       | DevID[6:0] R=1                    |       |       |       |       |       |       |       | ) "  |
|         |       | MSB (Each bit defines capability) |       |       |       |       |       |       |       |      |
|         |       | LSB (Each bit defines capability) |       |       |       |       |       |       |       |      |

<sup>1.</sup> The PMIC NACKs if there is a parity error in a previous transaction when Host performs consecutive transactions with Repeat Start.

# Table 54. DEVCAP CCC - Direct w/PEC

| Start   | Bit 7 | Bit 6                             | Bit 5 | Bit 4       | Bit 3       | Bit 2   | Bit 1 | Bit 0 | A/N/T          | Stop                 |
|---------|-------|-----------------------------------|-------|-------------|-------------|---------|-------|-------|----------------|----------------------|
| S or Sr | 1     | 1                                 | 1     | 1           | 1           | 1       | 0     | W=0   | A <sup>1</sup> |                      |
|         |       |                                   |       | 0xE0 (      | Direct)     | 0       | >     |       | Т              |                      |
|         |       |                                   |       | PE          | EC .        | 70      |       |       | Т              |                      |
| Sr      |       |                                   |       | DevID[6:0]  |             |         |       | R=1   | A <sup>1</sup> |                      |
|         |       |                                   | MSB   | (Each bit d | efines capa | bility) |       |       | Т              |                      |
|         |       | LSB (Each bit defines capability) |       |             |             |         |       |       |                |                      |
|         |       |                                   |       | PE          | EC          |         |       |       | Т              | Sr <sup>2</sup> or P |

The PMIC NACKs if there is a parity or PEC error in a previous transaction when Host performs consecutive transactions with Repeat Start.

Table 55. DEVCAP CCC Byte Encoding

| Bit      | Encoding                                                               | Notes           |
|----------|------------------------------------------------------------------------|-----------------|
| MSB[7]   | RFU                                                                    | Coded as '0'    |
| MSB[6]   | RFU                                                                    | Coded as '0'    |
| MSB[5]   | RFU                                                                    | Coded as '0'    |
| MSB[4]   | RFU                                                                    | Coded as '0'    |
| MSB[3]   | RFU                                                                    | Coded as '0'    |
| MSB[2]   | 0 = No Support for Timer based Reset<br>1 = Supports Timer based Reset | Coded as '1'    |
| MSB[1:0] | RFU                                                                    | Coded as '00'   |
| LSB[7:0] | RFU                                                                    | Coded as '0x00' |

<sup>2.</sup> Repeat Start or Repeat Start with 7'h7E.

<sup>2.</sup> Repeat Start or Repeat Start with 7'h7E.



#### 4.1.4.11.7 SETHID CCC

SETHID CCC is supported only in I<sup>2</sup>C mode. In I<sup>2</sup>C mode, when Host issues this CCC, to guarantee that this CCC is registered by the device without any error, Host shall limit the maximum speed operation for this CCC to 1MHz. In I3C Basic mode, it is illegal for Host to issue this CCC.

When SETHID CCC is registered by PMIC, it updates R34[3:1] with the HID code received by PMIC, which takes effect at the next Start operation (i.e. after STOP operation). Table 56 shows an example of a single SETHID CCC. When the device is in I<sup>2</sup>C mode and SETHID CCC is issued, the PEC function is not supported.

Once PMIC receives SETHID CCC and updates its 3-bit HID code, after the Stop operation, the PMIC device only responds to the updated 7-bit address. The 4-bit LID code of the PMIC device remains as is.

Host may issue SETHID CCC more than one time.

Bit 7 A/N/T Start Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 Stop 0 S or Sr 1 1 1 1 1 1 W=0Α 0x61 (Broadcast) Т 0 0 0 0 HID[2:0] 0 Τ Ρ

Table 56. SETHID CCC - Broadcast

#### 4.1.4.11.8 DEVCTRL CCC

On a typical I3C Basic bus, there can be up to 120 devices. For DDR5 DIMM application environment, there are up to 8 SPD5 Hub devices, and for each SPD5 Hub device, there are 4 local target devices, totaling up to 40 or more devices on an I3C Basic bus.

For certain operation such as enable or disable functions that are common to all devices (i.e. Packet Error Check), Host must go through one device at a time, which takes significant amount of time at initial power up. Further, it requires additional complexity on Host because it must speak different protocol depending on how it may access the device until all devices are configured identically.

To help expedite this configuration operation and simplify the Host complexity, the device supports DEVCTRL CCC. DEVCTRL CCC is supported either in I<sup>2</sup>C mode or I3C Basic mode of operation.

In I<sup>2</sup>C mode, when Host issues this CCC, to guarantee that this CCC is registered by the device without any error, Host shall limit the maximum speed operation for this CCC to 1MHz. Table 57 to Table 58 show an example of a single DEVCTRL CCC.

In I3C mode only, if the PEC function is enabled, the PEC calculation starts with Start or Repeat Start operation but does not include 7'h7E with W=0 byte.

Host shall pay attention to DEVCTRL CCC. If DEVCTRL CCC is used to access device-specific registers (i.e. RegMod = '1'), Host shall still follow any device-specific register restriction. For example, if the device-specific register requires STOP operation for device to take in the effect of the setting, Host must also use the STOP operation when using DEVCTRL CCC to access the device-specific register.



#### Table 57. DEVCTRL CCC - Broadcast

| Start   | Bit 7               | Bit 6                                             | Bit 5 | Bit 4      | Bit 3      | Bit 2 | Bit 1 | Bit 0 | A/N/T          | Stop                 |
|---------|---------------------|---------------------------------------------------|-------|------------|------------|-------|-------|-------|----------------|----------------------|
| S or Sr | 1                   | 1                                                 | 1     | 1          | 1          | 1     | 0     | W=0   | A <sup>1</sup> |                      |
|         |                     | 0x62 (Broadcast)                                  |       |            |            |       |       |       | Т              |                      |
|         | А                   | AddrMask[2:0] StartOffset[1:0] PEC BL[1:0] RegMod |       |            |            |       |       |       | I              | ) "                  |
|         |                     |                                                   |       | DevID[6:0] |            |       |       | 0     | T <sup>2</sup> |                      |
|         |                     |                                                   |       | Byte 0 Dat | ta Payload |       |       | 13    | T              |                      |
|         |                     | Byte 1 Data Payload                               |       |            |            |       |       |       | T              |                      |
|         | Byte 2 Data Payload |                                                   |       |            |            |       |       | Т     |                |                      |
|         |                     |                                                   |       | Byte 3 Dat | ta Payload |       | 0     |       | Т              | Sr <sup>3</sup> or P |

- The PMIC NACKs if there is a parity or PEC error in a previous transaction when Host performs consecutive transactions with Repeat Start.
- An exception is made for DEVCTRL CCC. The PMIC does not report the parity error when it determines the 7-bit device Select code
  issueed by Host does not match with its own device code. If the 7-bit device Select code does not match but the parity is still valid, the
  device does not check for the parity error in subsequent bytes, but ignores the entire packet and waits until STOP or Repeat Start
  operation.
- 3. Repeat Start or Repeat Start with 7'h7E.

Table 58. DEVCTRL CCC - Broadcast w/PEC1

| Start   | Bit 7               | Bit 6                                             | Bit 5 | Bit 4     | Bit 3      | Bit 2 | Bit 1 | Bit 0 | A/N/T          | Stop                 |
|---------|---------------------|---------------------------------------------------|-------|-----------|------------|-------|-------|-------|----------------|----------------------|
| S or Sr | 1                   | 1                                                 | 1     | 1         | 1          | 1     | 0     | W=0   | A <sup>2</sup> |                      |
|         |                     | 0x62 (Broadcast)                                  |       |           |            |       |       | Т     |                |                      |
|         | А                   | AddrMask[2:0] StartOffset[1:0] PEC BL[1:0] RegMod |       |           |            |       |       |       | Т              |                      |
|         |                     | DevID[6:0] 0                                      |       |           |            |       |       |       | L <sub>3</sub> |                      |
|         |                     |                                                   | .(0)  | Byte 0 Da | ta Payload |       |       |       | Т              |                      |
|         |                     |                                                   | 2     | Byte 1 Da | ta Payload |       |       |       | Т              |                      |
|         | Byte 2 Data Payload |                                                   |       |           |            |       |       | T     |                |                      |
|         |                     |                                                   |       | Byte 3 Da | ta Payload |       |       |       | T              |                      |
|         | 10                  |                                                   |       | PI        | EC         |       |       |       | Т              | Sr <sup>4</sup> or P |

<sup>1.</sup> DEVCTRL CCC with PEC Check is only supported in I3C mode.

<sup>2.</sup> The PMIC NACKs if there is a parity or PEC error in a previous transaction when Host performs consecutive transactions with Repeat Start

<sup>3.</sup> An exception is made for DEVCTRL CCC. The PMIC does not report the parity error when it determines 7-bit device Select code issued by Host does not match with its own device code. The device does not check for PEC as all subsequent bytes are discarded due to parity error. If 7-bit device select code does not match but if parity is still valid, the device does not check for parity error in subsequent bytes; ignores the entire packet and waits until STOP or Repeat Start operation.

<sup>4.</sup> Repeat Start or Repeat Start with 7'h7E.



#### Table 59. DEVCTRL CCC Command Definition

| Parameter        | Definition                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AddrMask[2:0]    | <ul> <li>Broadcast, Unicast or Multicast Command Selection</li> <li>000 = Unicast Command; the PMIC device responds if the DevID[6:0] field matches with the PMIC device own 7-bit address (4-bit LID + 3-bit HID);</li> <li>011 = Multicast Command; the PMIC device and possible other device responds if the DevID[6:3] field matches with the PMIC device own 4-bit LID address;</li> <li>111 = Broadcast Command; All devices responds to this command.</li> <li>All other encodings are reserved.</li> </ul> |
| StartOffset[1:0] | Only applicable when RegMod = '0'.  Identifies the starting Byte (Byte 0 or Byte 1 or Byte 2 or Byte 3) for DEVCTRL CCC. Host can start at any Byte (from Byte 0 to Byte 3) and continue to access the next byte until STOP operation. If Byte 3 is reached, Host is responsible for applying STOP operation.  00 = Byte 0 01 = Byte 1 10 = Byte 2 11 = Byte 3                                                                                                                                                     |
| PEC BL[1:0]      | Only applicable when RegMod = '0' and the PEC function is enabled.  Identifies the burst length just for this DEVCTRL CCC. The device uses the setting in this field to know when the PEC byte is expected after the data bytes.  00 = 1 Byte 01 = 2 Byte 10 = 3 Byte 11 = 4 Byte                                                                                                                                                                                                                                  |
| RegMod           | Identifies if DEVCTRL will be used for General Registers as identified in Byte 0 to Byte 3 or the device-specific address offset register, if there are different types of devices on the I3C bus.  • 0 = Access to General Registers in Byte 0 to Byte 3 (i.e. StartOffset[1:0] = Valid);  • 1 = Device-specific Offset Address (i.e Start Offset[1:0] & PECBL[1:0] is a Don't Care and Does not Apply). Host shall NOT use RegMod = '1' with Broadcast Command.                                                  |
| DevID[6:0]       | Identifies 7-bit device address. The device responds to the DEVCTRL CCC data packet depending on AddrMask[2:0].  If AddrMask[2:0] = '111', DevID[6:0] is a Don't Care and device always responds.  If AddrMask[2:0] = '000', DevID[6:0] must match for device to respond  If AddrMask[2:0] = '011', DevID[6:3] must match for device to respond. DevID[2:0] is Don't Care. For any other codes for AddrMask[2:0], the device always NACKs.                                                                         |



Table 60. DEVCTRL CCC Data Payload Definition

| Byte # | Bit#  | Function           | Definition                                                        | Comment           |
|--------|-------|--------------------|-------------------------------------------------------------------|-------------------|
|        | [7]   | PEC Enable         | 0 = Disable<br>1 = Enable                                         | R34[7] is updated |
| 5      | [6]   | Parity Disable     | 0 = Enable<br>1 = Disable                                         | R34[5] is updated |
| Byte 0 | [5:2] | RFU                | RFU                                                               | ·V                |
|        | [1]   | VR Enable          | 0 = VR Disable<br>1 = VR Enable                                   | R32[7] is updated |
|        | [0]   | RFU                | RFU                                                               |                   |
|        | [7:4] | RFU                | RFU                                                               |                   |
| Byte 1 | [3]   | Global & IBI Clear | 0 = No Action<br>1 = Clear All Event and pending IBI <sup>1</sup> | R14[0] is updated |
|        | [2:0] | RFU                | RFU                                                               |                   |
| Byte 2 | [7:0] | RFU                | RFU                                                               |                   |
| Byte 3 | [7:0] | RFU                | RFU                                                               |                   |

<sup>1.</sup> After the target device clears the event, the device can still have certain registers set to '1' if the event is still present in which case, the device will generate an IBI again at the next opportunity.

#### 4.1.4.11.8.1 DEVCTRL CCC Examples - RegMod = '0'

Table 61 shows an example of DEVCTRL CCC data packet. It assumes that all devices on the bus are already in I3C Basic mode with the PEC function disabled and the parity function enabled. In this example, Host uses DEVCTRL CCC as the Multicast command. Host sends the Multicast command to all devices with 4-bit LID code of '1001' on I3C Basic bus to do VR Enable followed by all devices with 4-bit LID code of '0110' to disable the parity function. Host sends AddrMask = '011' to indicate the Multicast command with DevID[6:3] matching with the PMIC device own 4-bit LID address; StartOffset = '00' to indicate starting Byte 0; and RegMod = '0' to indicates Access to general registers. Upon receiving this command, all devices with DevID[6:3] matching to '1001' will do the VR Enable command; and all devices with DevID[6:3] matching to '0110' will disable the parity function.

Table 62 shows an example of DEVCTRL CCC data packet. It assumes that all devices on the bus are already in I3C Basic mode with the PEC function disabled and the parity function enabled. In this example, Host uses DEVCTRL CCC as the Broadcast command to enable the PEC function. Host sends AddrMask = '111' to indicate the Broadcast command; StartOffset = '00' to indicate starting Byte 0; and RegMod = '0' to indicate Access to general registers. Upon receiving this command, all devices will enable the PEC function.

Table 61. DEVCTRL CCC Example - Multicast Command to '1001' & '0110' Devices (Sheet 1 of 2)

| Start | Bit 7            | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | A/N/T          | Stop |
|-------|------------------|-------|-------|-------|-------|-------|-------|-------|----------------|------|
| S     | 1                | 1     | 1     | 1     | 1     | 1     | 0     | W=0   | A <sup>1</sup> |      |
|       | 0x62 (Broadcast) |       |       |       |       |       |       |       | Т              |      |
|       |                  | 011   |       | 0     | 0     | 0     | 0     | 0     | Т              |      |
| >     | 1001 000 0       |       |       |       |       |       |       |       | Т              |      |
|       |                  |       |       | 0000  | 0010  |       |       |       | Т              |      |



Table 61. DEVCTRL CCC Example - Multicast Command to '1001' & '0110' Devices (Sheet 2 of 2)

| Start | Bit 7            | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | A/N/T          | Stop      |
|-------|------------------|-------|-------|-------|-------|-------|-------|-------|----------------|-----------|
| Sr    | 1                | 1     | 1     | 1     | 1     | 1     | 0     | W=0   | A <sup>1</sup> |           |
|       | 0x62 (Broadcast) |       |       |       |       |       |       |       |                | $\cap$ $$ |
|       | 011              |       |       | 0     | 0     | 0     | 0     | 0     | Т              |           |
|       | 0110 000 0       |       |       |       |       |       |       |       | Т              |           |
|       | 0100 0000        |       |       |       |       |       |       |       | Т              | Р         |

<sup>1.</sup> See Figure 20 to know how the transition occurs from Target Open Drain (ACK) to Host Push Pull Operation.

Table 62. DEVCTRL CCC Example - Broadcast Command to all Devices

| Start | Bit 7              | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | A/N/T          | Stop |
|-------|--------------------|-------|-------|-------|-------|-------|-------|-------|----------------|------|
| S     | 1                  | 1     | 1     | 1     | 1     | 1     | 0     | W=0   | A <sup>1</sup> |      |
|       | 0x62 (Broadcast) T |       |       |       |       |       |       |       |                |      |
|       |                    | 111   |       | 0     | 0     | C     | 00    | 0     | Т              |      |
|       | 0000 000           |       |       |       |       |       |       |       |                |      |
|       | 1000 0000 T        |       |       |       |       |       |       | Т     | Р              |      |

<sup>1.</sup> See Figure 20 to know how the transition occurs from Target Open Drain (ACK) to Host Push Pull Operation.

Table 63 shows an example of DEVCTRL CCC data packet. It assumes that all devices on the bus are already in I3C Basic mode with PEC function disabled and parity function enabled. In this example, the Host uses DEVCTRL CCC as the Unitcast command to enable VR on DIMM5. Host sends AddrMask = '000' to indicate the Unicast command; StartOffset = '00' to indicate starting Byte 0; and RegMod = '0' to indicates Access to general register. Upon receiving this com- mand, PMIC on DIMM5 will enable its regulator.

Table 63. DEVCTRL CCC Example - Unicast Command to PMIC on DIMM5

| Start | Bit 7            | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | A/N/T          | Stop |
|-------|------------------|-------|-------|-------|-------|-------|-------|-------|----------------|------|
| S     | 1                | 1     | 1     | 1     | 1     | 1     | 0     | W=0   | A <sup>1</sup> |      |
|       | 0x62 (Broadcast) |       |       |       |       |       |       |       | Т              |      |
|       | 000              |       | 0     | 00 00 |       | 0     | 0     | Т     |                |      |
|       | 1001 101 0       |       |       |       |       |       |       |       | Т              |      |
|       | 0000 0010        |       |       |       |       |       |       |       | Т              | Р    |

<sup>1.</sup> See Figure 20 to know how the transition occurs from Target Open Drain (ACK) to Host Push Pull Operation.

#### 4.1.4.11.8.2 DEVCTRL CCC Examples - RegMod = '1'

Table 64 shows an example of DEVCTRL CCC data packet for the purpose of configuring device-specific address offset register. It assumes that all devices on the bus are already in I3C Basic mode with the PEC function enabled

# DDR5 Server High Current PMIC on DIMM M88P5000



and the parity function enabled. In this example, Host sends a Multicast command to all devices with 4-bit LID code of '0010' on the I3C Basic bus to write to address offset of 0x1C and 0x1D with data 0xFF and 0x55 respectively followed by all devices with 4-bit LID of '1001' on the I3C Basic bus to write to address offset of 0x15 with data 0x78.

The PEC calculation starts with Start or Repeat Start operation but does not include 7'h7E with W=0 byte.

Table 65 shows an example of DEVCTRL CCC data packet for the purpose of configuring device specific address offset register. It assumes that all devices on the bus are already in I3C Basic mode with the PEC function disabled and the parity function enabled. In this example, Host sends the Multicast command to all devices with 4-bit LID code of '1001' on the I3C Basic bus to write to address offset of 0x13 with data 0xFF and it continues to write data 0x01 to the next address.

Table 64. DEVCTRL CCC Example - Multicast Command to '0010' & '1001' Devices

| Start | Bit 7                                                                                     | Bit 6 | Bit 5 | Bit 4    | Bit 3     | Bit 2 | Bit 1 | Bit 0 | A/N/T          | Stop |
|-------|-------------------------------------------------------------------------------------------|-------|-------|----------|-----------|-------|-------|-------|----------------|------|
| S     | 1                                                                                         | 1     | 1     | 1        | 1         | 1     | 0     | W=0   | A <sup>1</sup> |      |
|       |                                                                                           |       | •     | 0x62 (B  | roadcast) |       | 13    |       | Т              |      |
|       |                                                                                           | 011   |       | (        | 00        | 0     | 00    | 1     | Т              |      |
|       |                                                                                           |       |       | 0010 000 |           |       | >     | 0     | Т              |      |
|       | 0001 1100 (address offset 0x1C)                                                           |       |       |          |           |       |       |       | Т              |      |
|       | 0010 0000 (CMD field = 2 bytes of data)                                                   |       |       |          |           |       |       |       | Т              |      |
|       | 1111 1111 (data)                                                                          |       |       |          |           |       |       |       | Т              |      |
|       | 0101 0101 (data)                                                                          |       |       |          |           |       |       | Т     |                |      |
|       | PEC                                                                                       |       |       |          |           |       |       | Т     |                |      |
| Sr    | 1                                                                                         | 1     | 1     | 1        | 1         | 1     | 0     | W=0   | A <sup>1</sup> |      |
|       |                                                                                           |       |       | 0x62 (B  | roadcast) |       |       |       | Т              |      |
|       |                                                                                           | 011   |       |          | 00        | 0     | 0     | 1     | Т              |      |
|       |                                                                                           |       |       | 1001 000 |           |       |       | 0     | Т              |      |
|       | 0001 0101 (address offset 0x15)  0000 0000 (CMD field = 1 byte of data)  0111 1000 (data) |       |       |          |           |       |       |       | Т              |      |
|       |                                                                                           |       |       |          |           |       |       |       | Т              |      |
|       |                                                                                           |       |       |          |           |       |       |       | Т              |      |
|       | 10                                                                                        |       |       | P        | EC        |       |       |       | Т              | Р    |

<sup>1.</sup> See Figure 20 to know how the transition occurs from Target Open Drain (ACK) to Host Push Pull Operation.



Table 65. DEVCTRL CCC Example - Multicast Command to '1001' Devices

| Start | Bit 7                           | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | A/N/T          | Stop |
|-------|---------------------------------|-------|-------|-------|-------|-------|-------|-------|----------------|------|
| S     | 1                               | 1     | 1     | 1     | 1     | 1     | 0     | W=0   | A <sup>1</sup> |      |
|       | 0x62 (Broadcast)                |       |       |       |       |       |       |       |                |      |
|       | 011 00                          |       |       |       | 0     | 0     | 0     | 1     | T              |      |
|       | 1001 000 0                      |       |       |       |       |       |       |       | Т              |      |
|       | 0001 0011 (address offset 0x13) |       |       |       |       |       |       |       |                |      |
|       | 1111 1111 (data)                |       |       |       |       |       |       |       | Т              |      |
|       | 0000 0001 (data) T              |       |       |       |       |       |       |       | Т              | Р    |

<sup>1.</sup> See Figure 20 to know how the transition occurs from Target Open Drain (ACK) to Host Push Pull Operation.

### **4.1.4.12 IO Operation**

At Power On, by default, the PMIC device comes up in legacy I<sup>2</sup>C mode of operation with Open Drain IO for its interface. The maximum speed is limited to 1MHz and the supported IO voltage levels are from 1.0V to 3.3V.

After Power On, Host may put the PMIC device in I3C Basic mode of operation.

In I3C Basic mode, Host may drive the SCL clock input of the PMIC device using either Push-Pull output driver or the open-drain output driver. It is expected that for all DDR5 DIMM family environment, Host may always drive the SCL clock input using a Push-Pull output driver.

To support in-band interrupt, the PMIC device supports dynamic switching between Open Drain mode and Push Pull mode on its SCL and SDA bus for various events. Table 66 describes the different modes of operation by the PMIC device for each cycle.

Table 66. PMIC Device Dynamic IO Operation Mode Switching

|                                                  | Open Drain Mode | Push Pull Mode |
|--------------------------------------------------|-----------------|----------------|
| START + Device Select Code                       | Yes             | No             |
| START + 7'h7E IBI Header Byte                    | Yes             | No             |
| REPEAT START + Device Select Code                | No              | Yes            |
| REPEAT START + 7'h7E Header Byte                 | No              | Yes            |
| CCC Bytes (i.e after 7'h7E+W=0+ACK)              | No              | Yes            |
| STOP                                             | No              | Yes            |
| ACK/NACK Responses                               | Yes             | No             |
| Command, Block Address, Address Operation        | No              | Yes            |
| Interrupt Request by Target + Device Select Code | Yes             | No             |
| IBI Payload                                      | No              | Yes            |
| Write Data, T-bit sequence                       | No              | Yes            |
| Read Data, T-bit sequence                        | No              | Yes            |
| PEC, T-bit sequence                              | No              | Yes            |



#### 4.1.4.13 Bus Clear

The PMIC device supports the following described Bus Clear feature in I<sup>2</sup>C mode only. Any attempt by host to perform I<sup>2</sup>C Bus clear on a target device in I<sup>3</sup>C mode may result in an active drive bus contention on the SDA data line.

There may be abnormal circumstances when the host abruptly stops clocking SCL while the target device is in the middle of outputting data for read operation. For these type of events, the SDA data line may appear as stuck low as the device is expected to receive more clock pulses from the host. Eventually when the host has control of the SCL clock, the host may optionally clear the device that is stuck low on the SDA data line by sending continuous 18 clock pulses without driving the SDA data line followed by STOP operation. The device floats the SDA line within 18 clock pulses and returns to the Idle state. The device is ready for normal new transaction with Start condition.

#### 4.1.4.14 Bus Reset

To prevent a malfunctioning device from locking up the I<sup>2</sup>C bus or I3C Basic bus, a bus reset mechanism is defined. It uses a timeout mechanism on SCL as shown in Figure 27 to force a device bus reset. All devices on a I<sup>2</sup>C or I3C Basic bus reset simultaneously. The Bus reset operation works the same way regardless of whether device is operating in I<sup>2</sup>C or I3C Basic mode.

To guarantee that the device resets the I<sup>2</sup>C bus or I3C Basic bus, the SCL clock input Low time has to be greater than or equal to t<sub>TIMEOUT(Max)</sub>. The PMIC device does not reset I<sup>2</sup>C bus or I3C Basic bus if the SCL clock input Low time is less than t<sub>TIMEOUT(Min)</sub>.

If the SCL clock input Low time is between t<sub>TIMEOUT(Min)</sub> and t<sub>TIMEOUT(Max)</sub>, it does not guarantee that the PMIC device resets the I<sup>2</sup>C bus or I3C Basic bus.

When Reset, the PMIC device takes the following actions:

- 1. Interface and any pending command or transactions are cleared.
- 2. All internal register values are preserved unless noted otherwise in item # 3 below.
- 3. Device returns to  $I^2C$  mode of operation; R34[3:1] resets to '111'; "R34[7:5] resets to '000'; R32[6] to '0'; R0A[3:2] to '00'.
- 4. Device does not re-sample the PID pin.
- 5. Device floats the SDA pin such that it gets pulled High by an external/other device pull-up.
- 6. Device treats Bus reset as a STOP operation.

Figure 27. I<sup>2</sup>C or I3C Basic Bus Reset - PMIC Device





#### 4.1.4.15 Command Truth Table

The command truth table as shown in Table 67 only applies in I3C Basic mode with PEC enabled. In I2C mode and I3C Basic mode with PEC disabled, the command truth table does not apply.

Table 67. For I3C Basic Mode Only w/ PEC Enabled - Command Truth Table

|                            |              | CMD Code              | RW                 | Address               |
|----------------------------|--------------|-----------------------|--------------------|-----------------------|
| Command                    | Command Name | 2nd Byte<br>Bits[7:5] | 2nd Byte<br>Bit[4] | 1st Byte<br>Bits[7:0] |
| Write 1 Byte to Register   | W1R          | 000                   | 0                  | V                     |
| Read 1 Byte from Register  | R1R          | 000                   | 1                  | V                     |
| Write 2 Byte to Register   | W2R          | 001                   | 0                  | V                     |
| Read 2 Byte from Register  | R2R          | 001                   | 1_0                | V                     |
| Write 4 Byte to Register   | W4R          | 010                   | 0                  | V                     |
| Read 4 Byte from Register  | R4R          | 010                   | 1                  | V                     |
| Write 16 Byte to Register  | W16R         | 011                   | 0                  | V                     |
| Read 16 Byte from Register | R16R         |                       | 1                  | V                     |
| Reserved                   | RSVD         | 100 to 111            | RSVD               | RSVD                  |

# 4.2 Register Attribute Definition

All registers have Base Attributes as defined in Table 68.

Table 68. Register Base Attributes

| Attribute     | Abbreviation   | Description                                                                                                                                                                                                           |  |  |  |
|---------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Read Only     | RO             | This bit can be read by Host. Write has no effect.                                                                                                                                                                    |  |  |  |
| Read/Write RW |                | This bit can be read or written by Host.                                                                                                                                                                              |  |  |  |
| Write Only    | WO             | This bit can only be written by Host. Read from this bit returns '0'.                                                                                                                                                 |  |  |  |
| Reserved      | RV or reserved | This bit is reserved for future expansion and its value must not be modified by software. The bit will return '0' when read. When writing this bit, software must preserve the value read unless otherwise indicated. |  |  |  |

Table 69. Register Base Modifier

| Attribute Abbreviation |     | Description                                                                                                                                           |
|------------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| Write '1' Only         | W10 | This bit can only be set (i.e. write '1') but not reset (i.e. write '0') via I <sup>2</sup> C/I3C Bus.                                                |
| Protected              | Р   | This bit is protected by the password registers. This bit cannot be written to unless the password code has been written into the password registers. |
| Persistent             | E   | This bit is persistent during power cycle.                                                                                                            |



# 4.3 Register Map Breakdown

Table 70. Register Map Breakdown

| Register Range | Region                    | Comments                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|----------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x00 ~ 0x3F    | Host Region               | Host Accessible Registers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 0x40 ~ 0x6F    | DIMM Vendor<br>Region     | DIMM Vendor Registers - Non Volatile Memory  Allows DIMM vendors to program the PMIC for a given DRAM/DIMM vendor designs.  These are password protected registers and the password is selected by DIMM vendor. Under normal operation, these registers are not used by any host.  These registers require password for read access. Access to these registers without correct password will return all data as '0'.  These registers require complete power cycle before it takes in effect. Changing these registers under normal operation is considered an illegal operation. |
| 0x70 ~ 0xFF    | Vendor Specific<br>Region | Vendor Specific Registers - Non Volatile Memory  These are vendor specific password protected registers. Under normal operation these registers are not used by any host.  These registers require password for read access. Access to these registers without correct password will return all data as '0'.                                                                                                                                                                                                                                                                      |

# 4.4 Register Memory Protection

The PMIC DIMM vendors registers (0x40 - 0x6F) are password protected registers. Both Read and Write access to DIMM vendor registers are blocked unless it is unlocked by providing the correct password. The default password for DIMM vendor registers is 0x9473. The PMIC offers DIMM vendors to select their own password for DIMM vendor registers.

## 4.4.1 Steps to Access DIMM Vendor Region Registers

The steps to access the DIMM vendor registers are as following:

- 1. Write to Register R37 = 8 bit password LSB code.
- 2. Write to Register R38 = 8 bit password MSB code.
- 3. Write to Register R39 = 0x40.
- 4. Perform Read operations to DIMM vendor registers as desired.
- 5. Write to Register R39 = 0x00.

# 4.4.2 Steps to Change DIMM Vendor Region Password

By default, the DIMM vendor region register password is 0x9473. The steps to change the password from default password are as following (VIN\_MGMT = 3.3V, VIN\_BULK = 12V or no less than 5V):

- 1. Write to Register R37 = 0x73.
- 2. Write to Register R38 = 0x94.
- Write to Register R39 = 0x40.
- 4. Write to Register R37 = New 8 bit password LSB code as desired by the DIMM vendor.
- 5. Write to Register R38 = New 8 bit password MSB code as desired by the DIMM vendor.
- 6. Write to Register R39 = 0x80.
- 7. Wait 200 ms.



- 8. Write to Register R39 = 0x00.
- 9. Power cycle the PMIC. (Remove VIN\_BULK and VIN\_MGMT supply from the PMIC. The new password is in effect after the power cycle.

To change the password again from this point on, repeat steps 1 to 8 but note that in steps 1 and 2 current password is required.

# 4.4.3 Steps to Burn or Program DIMM Vendor Region Registers

The steps to burn or to program the DIMM vendor registers are as following (VIN\_MGMT = 3.3V, VIN\_BULK = 12V or no less than 5V):

- 1. Write to Register R37 = 8 bit password LSB code.
- 2. Write to Register R38 = 8 bit password MSB code.
- 3. Write to Register R39 = 0x40.
- 4. Programming DIMM vendor registers are done at block level. Block 40 addresses: 0x40 0x4F; Block 50 addresses: 0x50 0x5F; Block 60 addresses: 0x60 0x6F. Perform write operation to each block as desired.
- 5. Burn each block one at a time: Block 40 addresses: Write Register R39 = 0x81. Block 50 addresses: Write register R39 = 0x82. Block 60 addresses: Write Register R39 = 0x85.
- 6. Wait time 200 ms.
- 7. To check if programming is complete: Perform read from Register R39. The code 0x5A indicates it is complete. It takes 200 ms per page to program.
- To verify if programming is done correctly: Perform read operation from appropriate block addresses.
- 9. Write to Register R39 = 0x00.

# 4.4.4 Host Region Register Map

Table 71. Register Color Coding Scheme

| Region                                                    | Register Range                                           | Restriction                                                       |  |
|-----------------------------------------------------------|----------------------------------------------------------|-------------------------------------------------------------------|--|
| Host Region + DIMM Vendor Region + Vendor specific Region | R15 ~ R2F<br>R32[7,5:0]<br>R35<br>R40 ~ R6F<br>R70 ~ RFF | Register Modification is NOT allowed in Write Protect Mode.       |  |
| Host Region                                               | R20 ~ R2D                                                | Registers are copied from DIMM Vendor Region Setting at power on. |  |

Table 72. Host Region - Register Map (Sheet 1 of 6)

| Register    | Attribute | Description                                                                                                                   |  |
|-------------|-----------|-------------------------------------------------------------------------------------------------------------------------------|--|
| 0x00 ~ 0x03 | Reserved  | R00[7:0] to R03[7:0] - Reserved                                                                                               |  |
| R04         | ROE       | R04[7] Global Error Count<br>R04[6:4] Global Error History Log<br>R04[3:0] Reserved                                           |  |
| R05         | ROE       | R05[7] Reserved R05[6:3] Power On Reset - SWA, SWB, SWC & SWD Power Not Good R05[2:0] Power On Reset - High Level Status Code |  |



Table 72. Host Region - Register Map (Sheet 2 of 6)

| Register | Register Attribute Description |                                                                                                                                                                                                                                                                                          |  |  |  |
|----------|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| R06      | ROE                            | R06[7:4] Power On Reset - SWA, SWB, SWC & SWD Under Voltage Lockout R06[3:0] Power On Reset - SWA, SWB, SWC & SWD Over Voltage                                                                                                                                                           |  |  |  |
| 0x07     | ROE                            | R07[7:0] Reserved                                                                                                                                                                                                                                                                        |  |  |  |
| R08      | RO                             | R08[7] VIN_BULK Input Power Good Status<br>R08[6] Critical Temperature Shutdown Status<br>R08[5:2] SWA, SWB, SWC, SWD Output Power Good Status<br>R08[1] VIN_MGMT Input Over Voltage Status<br>R08[0] VIN_BULK Input Over Voltage Status                                                 |  |  |  |
| R09      | RO                             | R09[7] PMIC High Temperature Warning Status R09[6] VBias Power Good Status R09[5] VLDO_1.8V Output Power Good Status R09[4] VIN_MGMT to VIN_BULK Input Supply Switchover Status R09[3:0] SWA, SWB, SWC & SWD High Output Current Consumption Warning Status                              |  |  |  |
| R0A      | RO                             | R0A[7:4] SWA, SWB, SWC, SWD Output Over Voltage Status R0A[3] PEC Error Status R0A[2] Parity Error Status R0A[1] IBI Status R0A[0] Reserved                                                                                                                                              |  |  |  |
| R0B      | RO                             | R0B[7:4] SWA, SWB, SWC & SWD Output Current Limiter Warning Status R0B[3:0] SWA, SWB, SWC & SWD Output Under Voltage Lockout Status                                                                                                                                                      |  |  |  |
| R0C      | RO                             | R0C[7:0] SWA Output Current or Power or Total Output Power Measurement                                                                                                                                                                                                                   |  |  |  |
| R0D      | RO                             | R0D[7:6] Reserved R0D[5:0] SWB Output Current or Power Measurement                                                                                                                                                                                                                       |  |  |  |
| R0E      | RO                             | R0E[7:6] Reserved R0E[5:0] SWC Output Current or Power Measurement                                                                                                                                                                                                                       |  |  |  |
| R0F      | RO                             | R0F[7:6] Reserved R0F[5:0] SWD Output Current or Power Measurement                                                                                                                                                                                                                       |  |  |  |
| R10      | W10                            | R10[7] Clear VIN_BULK Input Power Good Status R10[6] Reserved R10[5:2] Clear SWA, SWB, SWC & SWD Output Power Good Status R10[1] Clear VIN_MGMT Input Over Voltage Status R10[0] Clear VIN_BULK Input Over Voltage Status                                                                |  |  |  |
| R11      | W10                            | R11[7] Clear PMIC High Temperature Warning Status R11[6] Clear VBIAS Power Good Status R11[5] Clear VLDO_1.8V Output Power Good Status R11[4] Clear VIN_MGMT to VIN_BULK Input Supply Switchover Status R11[3:0] Clear SWA, SWB, SWC & SWD High Output Current Consumption Warning Statu |  |  |  |



Table 72. Host Region - Register Map (Sheet 3 of 6)

| Register Attribute Description |     | Description                                                                                                                                                                                                                                                                                     |  |  |  |
|--------------------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| R12                            | W10 | R12[7:4] Clear SWA, SWB, SWC, SWD Output Over Voltage Status R12[3] Clear PEC Error R12[2] Clear Parity Error R12[1:0] Reserved                                                                                                                                                                 |  |  |  |
| R13                            | W10 | R13[7:4] Clear SWA, SWB, SWC & SWD Output Current Limiter Warning Status R13[3:0] Clear SWA, SWB, SWC & SWD Output Under Voltage Lockout Status                                                                                                                                                 |  |  |  |
| R14                            | W10 | R14[7:5] Reserved R14[4] Clear VIN_MGMT Power Good Status in Switchover Mode R14[3] Clear VBias Output or VIN_BULK Input Under VoltageLockout Status R14[2] Clear VLDO_1.0V Output Power Good Status R14[1] Reserved R14[0] Clear Global Status                                                 |  |  |  |
| R15                            | RW  | R15[7] Mask VIN_BULK Input Power Good Status R15[6] Reserved R15[5:2] Mask SWA, SWB,SWC & SWD Output Power Good Status R15[1] Mask VIN_MGMT Input Over Voltage Status R15[0] Mask VIN_BULK Input Over Voltage Status                                                                            |  |  |  |
| R16                            | RW  | R16[7] Mask PMIC High Temperature Warning Status<br>R16[6] Mask VBias Power Good Status<br>R16[5] Mask VLDO_1.8V Output Power Good Status<br>R16[4] Mask VIN_MGMT to VIN_BULK Input Supply Switchover Status<br>R16[3:0] Mask SWA, SWB, SWC & SWD High Output Current Consumption Warning Statu |  |  |  |
| R17                            | RW  | R17[7:4] Mask SWA, SWB, SWC, SWD Output Over Voltage R17[3] Mask PEC Error Status R17[2] Mask Parity Error Status R17[1:0] Reserved                                                                                                                                                             |  |  |  |
| R18                            | RW  | R18[7:4] Mask SWA, SWB, SWC & SWD Output Current Limiter Warning Status R18[3:0] Mask SWA, SWB, SWC & SWD Output Under Voltage Lockout Status                                                                                                                                                   |  |  |  |
| R19                            | RW  | R19[7:5] Reserved R19[4] Mask VIN_MGMT Power Good Status Switchover Mode R19[3] Mask Vbias Output or VIN_BULK Input Under Voltage Lockout Status R19[2] Mask VLDO_1.0V Output Power Good Status R19[1:0] Reserved                                                                               |  |  |  |
| RIA                            | RW  | R1A[7:5] VIN_BULK Input Power Good Threshold Voltage R1A[4] Reserved R1A[3] VBIAS Power Good Threshold Voltage R1A[2] VLDO_1.8V Power Good Threshold Voltage R1A[1] Output Power Measurement Select R1A[0] VLDO_1.0V Power Good Threshold Voltage                                               |  |  |  |



Table 72. Host Region - Register Map (Sheet 4 of 6)

| Register | Attribute | Description                                                                                                                                                                                                                                            |  |  |  |
|----------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| R1B      | RW        | R1B[7] VIN_BULK Input Over Voltage Threshold R1B[6] Current or Power Meter Select R1B[5] VIN_MGMT Input Over Voltage Threshold R1B[4] Global Mask Control for CAMP Output Pin R1B[3] GSI_n Pin Enable R1B[2:0] PMIC High Temperature Warning Threshold |  |  |  |
| R1C      | RW        | R1C[7:2] SWA Output High Current Threshold R1C[1:0] Reserved                                                                                                                                                                                           |  |  |  |
| R1D      | RW        | R1D[7:2] SWB Output High Current Threshold R1D[1:0] Reserved                                                                                                                                                                                           |  |  |  |
| R1E      | RW        | R1E[7:2] SWC Output High Current Threshold R1E[1:0] Reserved                                                                                                                                                                                           |  |  |  |
| R1F      | RW        | R1F[7:2] SWD Output High Current Threshold R1F[1:0] Reserved                                                                                                                                                                                           |  |  |  |
| R20      | RW        | R20[7:6] SWA Output Current Limiter Warning Threshold R20[5:4] SWB Output Current Limiter Warning Threshold R20[3:2] SWC Output Current Limiter Warning Threshold R20[1:0] SWD Output Current Limiter Warning Threshold                                |  |  |  |
| R21      | RW        | R21[7:1] SWA Voltage Setting R21[0] SWA Power Good Low Side Threshold                                                                                                                                                                                  |  |  |  |
| R22      | RW        | R22[7:6] SWA Power Good High Side Threshold R22[5:4] SWA Over Voltage Threshold R22[3:2] SWA Under Voltage Lockout Threshold R22[1:0] SWA Soft Stop Time                                                                                               |  |  |  |
| R23      | RW        | R23[7:1] SWB Voltage Setting R23[0] SWB Power Good Low Side Threshold                                                                                                                                                                                  |  |  |  |
| R24      | RW        | R24[7:6] SWB Power Good High Side Threshold R24[5:4] SWB Over Voltage Threshold R24[3:2] SWB Under Voltage Lockout Threshold R24[1:0] SWB Soft Stop Time                                                                                               |  |  |  |
| R25      | RW        | R25[7:1] SWC Voltage Setting R25[0] SWC Power Good Low Side Threshold                                                                                                                                                                                  |  |  |  |
| R26      | RW        | R26[7:6] SWC Power Good High Side Threshold R26[5:4] SWC Over Voltage Threshold R26[3:2] SWC Under Voltage Lockout Threshold R26[1:0] SWC Soft Stop Time                                                                                               |  |  |  |
| R27      | RW        | R27[7:1] SWD Voltage Setting R27[0] SWD Power Good Low Side Threshold                                                                                                                                                                                  |  |  |  |



Table 72. Host Region - Register Map (Sheet 5 of 6)

| Register | Attribute | Description                                                                                                                                                                                               |  |  |  |
|----------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| R28      | RW        | R28[7:6] SWD Power Good High Side Threshold R28[5:4] SWD Over Voltage Threshold R28[3:2] SWD Under Voltage Lockout Threshold R28[1:0] SWD Soft Stop Time                                                  |  |  |  |
| R29      | RW        | R29[7:6] SWA Mode Select R29[5:4] SWA Switching Frequency R29[3:2] SWB Mode Select R29[1:0] SWB Switching Frequency                                                                                       |  |  |  |
| R2A      | RW        | R2A[7:6] SWC Mode Select R2A[5:4] SWC Switching Frequency R2A[3:2] SWD Mode Select R2A[1:0] SWD Switching Frequency                                                                                       |  |  |  |
| R2B      | RW        | R2B[7:6] VLDO_1.8V LDO Setting R2B[5:3] Voltage Range Selection for SWA, SWB and SWC R2B[2:1] VLDO_1.0V LDO Setting R2B[0] Voltage Range Selection for SWD                                                |  |  |  |
| R2C      | RW        | 2C[7:5] SWA Soft Start Time<br>2C[4] Reserved<br>2C[3:1] SWB Soft Start Time<br>2C[0] Reserved                                                                                                            |  |  |  |
| R2D      | RW        | R2D[7:5] SWC Soft Start Time R2D[4] Reserved R2D[3:1] SWD Soft Start Time R2D[0] Reserved                                                                                                                 |  |  |  |
| R2E      | RW        | R2E[7:3] Reserved R2E[2:0] PMIC Shutdown temperature threshold                                                                                                                                            |  |  |  |
| R2F      | RW        | R2F[7] VIN_MGMT Input Supply Switchover Threshold Voltage R2F[6:3] SWA, SWB, SWC & SWD Enable R2F[2] Write Protect Function Control R2F[1:0] Mask Bits Register Control                                   |  |  |  |
| R30      | RW        | R30[7] ADC Enable R30[6:3] ADC Select R30[2] Reserved R30[1:0] ADC Register Update Frequency                                                                                                              |  |  |  |
| R31      | RO        | R31[7:0] ADC Read Out                                                                                                                                                                                     |  |  |  |
| R32      | RW, RO    | R32[7] VR Enable R32[6] Management Interface Selection R32[5] Execute VR Enable Control R32[4:3] Execute CAMP Fail_n Function Control R32[3] PMIC CAMP Power Good Output Signal Control R32[2:0] Reserved |  |  |  |



Table 72. Host Region - Register Map (Sheet 6 of 6)

| Register    | Attribute | Description                                                                                                                                                                                                               |  |  |
|-------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| R33         | RO        | R33[7:5] Temperature Measurement R33[4] VIN_MGMT Power Good Status in Switchover Mode Only R33[3] VBias Output or VIN_BULK Input Under Voltage Lockout Status R33[2] VLDO_1.0V Output Power Good Status R33[1:0] Reserved |  |  |
| R34         | RO        | R34[7] PEC Enable R34[6] IBI Enable R34[5] Parity Disabled R34[4] Reserved R34[3:1] HID_CODE R34[0] Reserved                                                                                                              |  |  |
| R35         | RW        | R35[7] Error Injection Enable R35[6:4] Output Rail Selection R35[3] Over and Under Voltage Select R35[2:0] Misc. Error Injection Type                                                                                     |  |  |
| 0x36        | Reserved  | R36[7:0] Reserved                                                                                                                                                                                                         |  |  |
| R37         | WO        | R37[7:0] Password Lower Byte 0                                                                                                                                                                                            |  |  |
| R38         | WO        | R38[7:0] Password Upper Byte 1                                                                                                                                                                                            |  |  |
| R39         | RW        | R39[7:0] Command Codes                                                                                                                                                                                                    |  |  |
| R3A         | RW        | R3A[7] Reserved R3A[6] Default Read Address Pointer Enable R3A[5:4] Default Read Address Pointer Selection R3A[3:2] Burst Length for Default Read Address Pointer Mode in PEC Enabled Mode R3A[1:0] Reserved              |  |  |
| R3B         | ROE       | R3B[7:6] Reserved R3B[5:4] Major Revision ID R3B[3:1] Minor Revision ID R3B[0] PMIC Current Capability                                                                                                                    |  |  |
| R3C         | ROE       | R3C[7:0] VENDOR_ID_BYTE0                                                                                                                                                                                                  |  |  |
| R3D         | ROE       | R3D[7:0] VENDOR_ID_BYTE1                                                                                                                                                                                                  |  |  |
| 0x3E ~ 0x3F | Reserved  | R3E[7:0] to R3F[7:0] Reserved                                                                                                                                                                                             |  |  |

# 4.4.5 DIMM Vendor Region Register Map

# Table 73. DIMM Vendor Region - Register Map (Sheet 1 of 3)

| Register | Attribute | Description                         |  |
|----------|-----------|-------------------------------------|--|
| R40      | RWPE      | R40[7:0] Power On Sequence Config 0 |  |
| R41,     | RWPE      | R41[7:0] Power On Sequence Config 1 |  |
| R42,     | RWPE      | R42[7:0] Power On Sequence Config 2 |  |



Table 73. DIMM Vendor Region - Register Map (Sheet 2 of 3)

| Register | Attribute | Description                                                                                                                                                                                                                        |  |
|----------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| R43,     | RWPE      | R43[7:0] Power On Sequence Config 3                                                                                                                                                                                                |  |
| 0x44     | RV        | R44[7:0] Reserved                                                                                                                                                                                                                  |  |
| R45      | RWPE      | R45[7:1] SWA Voltage Setting R45[0] SWA Power Good Low Side Threshold                                                                                                                                                              |  |
| R46      | RWPE      | R46[7:6] SWA Power Good High Side Threshold R46[5:4] SWA Over Voltage Threshold R46[3:2] SWA Under Voltage Lockout Threshold R46[1:0] SWA Soft Stop Time                                                                           |  |
| R47      | RWPE      | R47[7:1] SWB Voltage Setting R47[0] SWB Power Good Low Side Threshold                                                                                                                                                              |  |
| R48      | RWPE      | R48[7:6] SWB Power Good High Side Threshold R48[5:4] SWB Over Voltage Threshold R48[3:2] SWB Under Voltage Lockout Threshold R48[1:0] SWB Soft Stop Time                                                                           |  |
| R49      | RWPE      | R49[7:1] SWC Voltage Setting R49[0] SWC Power Good Low Side Threshold                                                                                                                                                              |  |
| R4A      | RWPE      | R4A[7:6] SWC Power Good High Side Threshold R4A[5:4] SWC Over Voltage Threshold R4A[3:2] SWC Under Voltage Lockout Threshold R4A[1:0] SWC Soft Stop Time                                                                           |  |
| R4B      | RWPE      | R4B[7:1] SWD Voltage Setting R4B[0] SWD Power Good Low Side Threshold                                                                                                                                                              |  |
| R4C      | RWPE      | R4C[7:6] SWD Power Good High Side Threshold R4C[5:4] SWD Over Voltage Threshold R4C[3:2] SWD Under Voltage Lockout Threshold R4C[1:0] SWD Soft Stop Time                                                                           |  |
| R4D      | RWPE      | R4D[7:6] SWA Mode Select R4D[5:4] SWA Switching Frequency R4D[3:2] SWB Mode Select R4D[1:0] SWB Switching Frequency                                                                                                                |  |
| R4E      | RWPE      | R4E[7:6] SWC Mode Select R4E[5:4] SWC Switching Frequency R4E[3:2] SWD Mode Select R4E[1:0] SWD Switching Frequency                                                                                                                |  |
| R4F      | RWPE      | R4F[7] Output Regulator Disable Control R4F[6:5] Reserved R4F[4] SWA Remote Sensing Scheme R4F[3] Reserved R4F[2] SWC Remote Sensing Scheme R4F[1] SWD Remote Sensing Scheme R4F[0] SWA, SWB Single or Dual Phase Regulator Select |  |



Table 73. DIMM Vendor Region - Register Map (Sheet 3 of 3)

| Register    | Attribute | Description                                                                                                                                                                         |  |  |
|-------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| R50         | RWPE      | R50[7:6] SWA Current Limit Warning Threshold R50[5:4] SWB Current Limit Warning Threshold R50[3:2] SWC Current Limit Warning Threshold R50[1:0] SWD Current Limit Warning Threshold |  |  |
| R51         | RWPE      | R51[7:6] VLDO_1.8V LDO Setting R51[5:3] Voltage Range Selection for SWA, SWB and SWC R51[2:1] VLDO_1.0V LDO Setting R51[0] Voltage Range Selection for SWD                          |  |  |
| 0x52 ~ 0x57 | RV        | R52[7:0] to R57[7:0] Reserved                                                                                                                                                       |  |  |
| R58         | RWPE      | R58[7:0] Power Off Sequence Config 0                                                                                                                                                |  |  |
| R59,        | RWPE      | R59[7:0] Power Off Sequence Config 1                                                                                                                                                |  |  |
| R5A,        | RWPE      | R5A[7:0] Power Off Sequence Config 2                                                                                                                                                |  |  |
| R5B,        | RWPE      | R5B[7:0] Power Off Sequence Config 3                                                                                                                                                |  |  |
| R5C         | RV        | R5C[7:0] Reserved                                                                                                                                                                   |  |  |
| R5D         | RWPE      | R5D[7:5] SWA Soft Start Time R5D[4] Reserved R5D[3:1] SWB Soft Start Time R5D[0] Reserved                                                                                           |  |  |
| R5E         | RWPE      | R5E[7:5] SWC Soft Start Time R5E[4] Reserved R5E[3:1] SWD Soft Start Time R5E[0] Reserved                                                                                           |  |  |
| 0x5F ~ 0x6F | RV        | R5F[7:0] to R6F[7:0] Reserved                                                                                                                                                       |  |  |

# 4.5 Register Reset Condition

Table 74. Register Reset Condition

| Reset Condition                                                  | Reset Register |
|------------------------------------------------------------------|----------------|
| POR (VBIAS < 2 V)                                                | All registers  |
| VIN_BULK UV and VIN_MGMT UV                                      | All registers  |
| VLDO_1.8V invalid or VLDO_1.0V invalid ( <v<sub>UV_LDOx)</v<sub> | All registers  |



# 4.6 Host Region Register

The default values of Host Region Registers are marked in gray, and are the same as JEDEC spec. The actual values of Registers R20 to R2D depend on the related DIMM Vendor Region registers contents when the input power rails are ready, and after that the host can also change some Host Region register values per needs.

## 4.6.1 Status Registers

The PMIC offers status registers that are grouped into four different categories.

- 1. Global History of Error Log Register (R04[7:4])
- 2. Error Log Registers (R05[6:0], R06[7:0], R07[7:0]; R07[7:0] is currently defined as Reserved)
- 3. Real time Status Registers (R08[7:0], R09[7:0], R0A[7:1], R0B[7:0], R33[4:2])
- 4. Periodic Status Registers (R0C[7:0], R0D[5:0], R0E[5:0], R0F[5:0], R33[7:5])

Global History of Error Log Registers (R04[7:4]) - This register records the PMIC state at each abnormal power down cycle. This register reports the cumulative error of each abnormal power down sequence. The PMIC writes this register on its own when it internally generates VR Disable command on its own due to failure. The host can erase this register in MTP memory and clear the status register by writing the code 0x74 in Register R39.

Error Log Registers (R05[6:0], R06[7:0] to R07[7:0]) - These registers record the PMIC state at each power down sequence. The PMIC may report abnormal power down sequence or normal power down sequence. The PMIC writes this register on its own when it internally generates VR Disable command on its own due to failure. These registers are updated at power down cycle, if update is needed by the PMIC on its own. The host can clear the status register by writing the code 0x74 in Register R39.

Real Time Status Registers (R08[7:0], R09[7:0], R0A[7:1], to R0B[7:0], R33[4:2]): These registers are updated to '1' any time based on any event that occurs. The status registers will remain at '1' even if the failing condition is no longer present until the Clear Register command is received by the PMIC. The status Registers R08[7], R09[5] and R33[2] is only valid once valid VIN\_BULK and VIN\_MGMT input supply is valid at the PMIC input pin. The remaining status registers are valid after VR Enable command is registered.

Periodic Status Registers (R0C[7:0], R0D[5:0], R0E[5:0], R0F[5:0], R33[7:5]) - These registers are updated periodically. These registers are only valid after VR Enable command is registers.

All Read Only (RO) registers except for Registers R0C[7:0], R0D[5:0], R0E[5:0] and R0F[5:0] are one time latched registers. In other words, once PMIC sets those register flag, the host must explicitly clear those registers appropriately. The PMIC does not automatically update the registers on its own even if the event that triggered the status is no longer present. The Registers R0C[7:0], R0D[5:0], R0E[5:0], R0F[5:0] are dynamically updated by the PMIC at certain frequency and they represent the status at that point.

Address: 04H Default: 00000000B Data Bit **Data Name** Attribute **Function Description** Global Error Count since the last Erase operation. **GLOBAL ERROR COUNT ERROR Status** GLOBAL ERROR 0 No Error or Only 1 Error since the last Erase operation b7 ROE COUNT 1 >1 Error Count since the last Erase operation PMIC counts the error since the last Erase operation, and if there are more than one error occurring, it sets this bit to '1'.

**Table 75. R04** 



#### **Table 75. R04**

| Address: 04H<br>Default: 0000000B |                         |           |                                                                        |                                                         |
|-----------------------------------|-------------------------|-----------|------------------------------------------------------------------------|---------------------------------------------------------|
| Data Bit                          | Data Name               | Attribute | Function Description                                                   |                                                         |
|                                   | GLOBAL_ERR_             |           | Global Error Log History for Buck Regular  GLOBAL_ERR_LOG_BULK_OVUV    | tor Output Over Voltage or Under Voltage.  ERROR Status |
| b6                                | LOG_BULK_<br>OVUV       | ROE       | 0                                                                      | No error occurred                                       |
|                                   | OVUV                    |           | 1                                                                      | Error occurred                                          |
|                                   |                         |           | PMIC sets this bit when the error occurs.                              |                                                         |
| b5                                | GLOBAL_ERR_<br>LOG_VIN_ | ROE       | Global Error Log History for VIN_BULK O  GLOBAL_ERR_LOG_VIN_BULK_OV  0 | ERROR Status  No error occurred                         |
|                                   | BULK_OV                 |           | 1                                                                      | Error occurred                                          |
|                                   |                         |           | PMIC sets this bit when the error occurs.                              |                                                         |
|                                   |                         |           | Global Error Critical Temperature.                                     |                                                         |
| b4                                | GLOBAL_ERR_<br>LOG_OTP  | ROE       | GLOBAL_ERR_LOG_OTP                                                     | ERROR Status                                            |
|                                   |                         |           | 0                                                                      | No error occurred                                       |
|                                   |                         |           | 1                                                                      | Error occurred                                          |
|                                   |                         |           | PMIC sets this bit when the error occurs.                              |                                                         |
| b3 ~ b0                           | Reserved                | RV        | Reserved                                                               |                                                         |

The PMIC always attempts to write this register into its non-volatile memory. However, it may not be guaranteed that depending on how fast the host may shut off the input power to the PMIC. The PMIC needs minimum of 5.0V for VIN\_BULK voltage and up to 200ms duration from the CAMP signal de-asserted to guarantee the Write operation into non-volatile memory.

Host must explicitly perform Erase operation to erase this entire register R04[7:0] via R39. PMIC needs minimum of 200ms for Erase operation.

Table 76. R05 (Sheet 1 of 2)

|          | Address: 05H<br>Default: 0000000B |           |                      |  |  |  |
|----------|-----------------------------------|-----------|----------------------|--|--|--|
| Data Bit | Data Name                         | Attribute | Function Description |  |  |  |
| b7       | Reserved                          | RV        | Reserved             |  |  |  |



# Table 76. R05 (Sheet 2 of 2)

| Address<br>Default: | : 05H<br>00000000B |           |                                                                                                                                                 |                                                 |           |                                 |  |
|---------------------|--------------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|-----------|---------------------------------|--|
| Data Bit            | Data Name          | Attribute |                                                                                                                                                 | Function De                                     | escripti  | on                              |  |
|                     |                    |           | SWA co                                                                                                                                          | SWA condition from the previous power cycle.    |           |                                 |  |
|                     |                    |           |                                                                                                                                                 | SWA_POWER_GOOD                                  |           | SWA Status                      |  |
| b6                  | SWA_POWER_         | ROE       | 0                                                                                                                                               |                                                 | Non       | mal                             |  |
|                     | GOOD               |           | 1                                                                                                                                               |                                                 | Faile     | ed                              |  |
|                     |                    |           | This reg                                                                                                                                        | ister bit is set only if PMIC generates<br>n.   | interna   | IVR Disable command due to fa   |  |
|                     |                    |           | SWB co                                                                                                                                          | ndition from the previous power cyc             | le. Only  | applicable if R4F[0]='0'.       |  |
|                     |                    |           |                                                                                                                                                 | SWB_POWER_GOOD                                  | 16        | SWB Status                      |  |
| o5                  | SWB_POWER_<br>GOOD | ROE       | 0                                                                                                                                               |                                                 | Nori      | mal                             |  |
|                     | GOOD               |           | 1                                                                                                                                               |                                                 | Faile     | ed                              |  |
|                     |                    |           | This register bit is set only if PMIC generates internal VR Disable command due to fau condition.  SWC condition from the previous power cycle. |                                                 |           |                                 |  |
|                     |                    |           | SVVC condition from the previous power cycle.                                                                                                   |                                                 |           |                                 |  |
|                     |                    | ROE       |                                                                                                                                                 | SWC_POWER_GOOD                                  |           | SWC Status                      |  |
| b4                  | SWC_POWER_<br>GOOD |           | 0                                                                                                                                               |                                                 | Nori      | mal                             |  |
|                     | 0002               |           | 1                                                                                                                                               |                                                 | Faile     | ed                              |  |
|                     |                    |           | This reg                                                                                                                                        | ister bit is set only if PMIC generates<br>n.   | interna   | I VR Disable command due to fa  |  |
|                     |                    |           | SWD co                                                                                                                                          | ndition from the previous power cyc             | le.       |                                 |  |
|                     |                    |           |                                                                                                                                                 | SWD_POWER_GOOD                                  |           | SWD Status                      |  |
| b3                  | SWD_POWER_         | ROE       | 0                                                                                                                                               |                                                 | Nori      | mal                             |  |
|                     | GOOD               |           | 1                                                                                                                                               |                                                 | Faile     | ed                              |  |
|                     | _                  |           | This reg                                                                                                                                        | ister bit is set only if PMIC generates<br>า.   | interna   | I VR Disable command due to fa  |  |
|                     | 400                |           | High lev                                                                                                                                        | el status bits to indicate PMIC condi<br>reset. | tion fror | m the last known power cycle or |  |
|                     |                    |           |                                                                                                                                                 | Status                                          |           | Status                          |  |
| -0 10               | PMIC_ERROR_        | DOE       | 000                                                                                                                                             | Normal Power On Reset                           | 100       | VIN_BULK Input OV               |  |
| o2 ~ b0             | LOG                | ROE       | 001                                                                                                                                             | Reserved                                        | 101       | Reserved                        |  |
|                     |                    |           | 010                                                                                                                                             | Buck Regulator Output OV or UV                  | 110       | Reserved                        |  |
|                     |                    |           | 011                                                                                                                                             | Critical Temperature                            | 111       | Reserved                        |  |
|                     |                    |           | The cod                                                                                                                                         | e 3'b010 is a logical OR function of            | Registe   | r R06[7:0] bits.                |  |

#### M88P5000



The PMIC always attempts to write this register into its non-volatile memory. However, it may not be guaranteed that depending on how fast the host may shut off the input power to the PMIC. The PMIC needs minimum of 5.0V for VIN\_BULK voltage and 200ms duration from the CAMP signal to guarantee the write operation into non-volatile memory.

This entire register status reflects the previous power down of PMIC and is updated by PMIC on its own at each power down cycle if the update is needed. Because this register is updated only if there is an error, there is no NVM lifetime impact. This register is cleared when Host issues an Erase command to Register R39. PMIC needs minimum of 200ms for the Erase operation.

Table 77. R06 (Sheet 1 of 2)

| Address:<br>Default: 0 |                 |           |                                   |                                        |  |
|------------------------|-----------------|-----------|-----------------------------------|----------------------------------------|--|
| Data Bit               | Data Name       | Attribute | Fu                                | nction Description                     |  |
|                        |                 |           | SWA under voltage lockout status. |                                        |  |
|                        | 0)4/4 1 1 1 / 0 | DOE       | SWA_UVLO                          | SWA Status                             |  |
| b7                     | SWA_UVLO        | ROE       | 0                                 | Normal Power On                        |  |
|                        |                 |           | 1                                 | SWA Under Voltage Lockout              |  |
|                        |                 |           | SWB under voltage lockout sta     | atus. Only applicable if R4F[0] = '0'. |  |
| L 0                    |                 | DOE       | SWB_UVLO                          | SWB Status                             |  |
| b6                     | SWB_UVLO        | ROE       | 0                                 | Normal Power On                        |  |
|                        |                 |           | 1                                 | SWB Under Voltage Lockout              |  |
|                        |                 |           | SWC under voltage lockout sta     | atus.                                  |  |
|                        |                 | ROE       | SWC_UVLO                          | SWC Status                             |  |
| b5                     | SWC_UVLO        |           | 0                                 | Normal Power On                        |  |
|                        |                 |           | 1                                 | SWC Under Voltage Lockout              |  |
|                        |                 | .0        | SWD under voltage lockout sta     | atus.                                  |  |
| 1. 4                   | CIAID LINII O   | DOE       | SWD_UVLO                          | SWD Status                             |  |
| b4                     | SWD_UVLO        | ROE       | 0                                 | Normal Power On                        |  |
|                        |                 |           | 1                                 | SWD Under Voltage Lockout              |  |
|                        | 20,             |           | SWA over voltage status.          |                                        |  |
|                        | 70              |           | SWA_OV                            | SWA Status                             |  |
| b3                     | SWA_OV          | ROE       | 0                                 | Normal Power On                        |  |
|                        | )               |           | 1                                 | SWA Over Voltage                       |  |
|                        |                 |           | SWB over voltage status. Only     | y applicable if R4F[0] = '0'.          |  |
|                        |                 |           | SWB_OV                            | SWB Status                             |  |
| b2                     | SWB_OV          | ROE       | 0                                 | Normal Power On                        |  |
|                        |                 |           | 1                                 | SWB Over Voltage                       |  |



#### Table 77. R06 (Sheet 2 of 2)

| Address:<br>Default: 0 | 06H<br>0000000В |           |                          |                  | , ( |
|------------------------|-----------------|-----------|--------------------------|------------------|-----|
| Data Bit               | Data Name       | Attribute | Function Description     |                  |     |
|                        |                 |           | SWC over voltage status. |                  | av  |
| L d                    | b1 SWC_OV       | DOE       | swc_ov                   | SWC Status       |     |
| D1                     |                 | ROE       | 0                        | Normal Power On  |     |
|                        |                 |           | 1                        | SWC Over Voltage |     |
|                        |                 |           | SWD over voltage status. |                  |     |
| <b>L</b> 0             |                 | DOE       | SWD_OV                   | SWD Status       |     |
| b0 SWD_OV              | SWD_OV          | ROE       | 0                        | Normal Power On  |     |
|                        |                 | 1         | SWD Over Voltage         |                  |     |
|                        |                 |           | 1                        | SWD Over Voltage |     |

The PMIC always attempts to write this register into its non-volatile memory. However, it may not be guaranteed that depending on how fast the host may shut off the input power to the PMIC. The PMIC needs minimum of 5.0 V for VIN\_BULK voltage and up to 200ms duration from the CAMP signal de-asserted to guarantee the write operation into non-volatile memory.

This entire register status reflects the previous power down of PMIC and is updated by the PMIC at each power down cycle if the update is needed. Because this register is updated only if there is an error, there is no NVM lifetime impact. This register is cleared when Host issues an Erase command to Register R39. PMIC needs minimum of 200ms for the Erase operation.

Table 78. R08 (Sheet 1 of 2)

| Address<br>Default: | : 08H<br>00000000B |           |                              |                                                                     |
|---------------------|--------------------|-----------|------------------------------|---------------------------------------------------------------------|
| Data Bit            | Data Name          | Attribute | Fui                          | nction Description                                                  |
|                     |                    |           | VIN_BULK input power good    | status.                                                             |
|                     | ( )                |           | VIN_BULK_PG_STATUS           | VIN_BULK Status                                                     |
| b7                  | VIN_BULK_PG_STATUS | RO        | 0                            | Power Good                                                          |
|                     | COL                |           | 1                            | Power Not Good;<br>VIN_BULK < VIN_BULK_PGL_th (R1A[7:5])            |
|                     | XO                 |           | Critical Temperature Shutdow | n status.                                                           |
|                     |                    |           | OT_SD_STATUS                 | PMIC Temperature Status                                             |
| b6                  | OT_SD_STATUS       | RO        | 0                            | No Critical Temperature Shutdown                                    |
|                     |                    |           | 1                            | Critical Temperature shutdown; PMIC temperature > OTP_th (R2E[2:0]) |



# Table 78. R08 (Sheet 2 of 2)

| Data Bit       | Data Name          | Attribute | Fun                                                                            | ction Description                                                              |  |
|----------------|--------------------|-----------|--------------------------------------------------------------------------------|--------------------------------------------------------------------------------|--|
|                |                    |           | SWA output power good status.                                                  |                                                                                |  |
|                |                    |           | SWA_PG_STATUS                                                                  | SWA Status                                                                     |  |
| 5              | SWA_PG_STATUS      | RO        | 0                                                                              | Power Good                                                                     |  |
|                |                    | 1         | Power Not Good;<br>SWA < SWA_PGL_th (R21[0]) or<br>SWA > SWA_PGH_th (R22[7:6]) |                                                                                |  |
|                |                    |           | SWB output power good status                                                   | s. Only applicable if R4F[0] = '0'.                                            |  |
|                |                    |           | SWB_PG_STATUS                                                                  | SWB Status                                                                     |  |
| 04             | SWB PG STATUS      | RO        | 0                                                                              | Power Good                                                                     |  |
|                | SWB_PG_STATUS      |           | 1                                                                              | Power Not Good;<br>SWB < SWB_PGL_th (R23[0]) or<br>SWB > SWB_PGH_th (R24[7:6]) |  |
|                |                    |           | SWC output power good status                                                   | S.                                                                             |  |
|                |                    |           | SWC_PG_STATUS                                                                  | SWC Status                                                                     |  |
| 3              | SWC_PG_STATUS      | RO        | 0                                                                              | Power Good                                                                     |  |
| 500_1 G_01A100 |                    |           | 1                                                                              | Power Not Good<br>SWC < SWC_PGL_th (R25[0]) or<br>SWC > SWC_PGH_th (R26[7:6])  |  |
|                |                    |           | SWD output power good status                                                   | S.                                                                             |  |
|                |                    |           | SWD_PG_STATUS                                                                  | SWD Status                                                                     |  |
| 2              | SWD_PG_STATUS      | RO        | 0                                                                              | Power Good                                                                     |  |
|                | G                  |           | 1                                                                              | Power Not Good;<br>SWD < SWD_PGL_th (R27[0]) or<br>SWD > SWD_PGH_th (R28[7:6]) |  |
|                |                    |           | VIN_MGMT input over voltage                                                    | status.                                                                        |  |
|                | 100                |           | VIN_MGMT_OV_STATUS                                                             | VIN_MGMT Status                                                                |  |
| 1              | VIN_MGMT_OV_STATUS | RO        | 0                                                                              | No Over Voltage                                                                |  |
|                |                    |           | 1                                                                              | Over Voltage;<br>VIN_MGMT > VIN_MGMT_OV_th (R1B[8]                             |  |
|                |                    |           | VIN_BULK input over voltage s                                                  | status.                                                                        |  |
|                |                    |           | VIN_BULK_OV_STATUS                                                             | VIN_BULK Status                                                                |  |
| 00             | VIN_BULK_OV_STATUS | RO        | 0                                                                              | No Over Voltage                                                                |  |
|                | VIN_BULK_OV_STATUS |           |                                                                                |                                                                                |  |



# Table 79. R09 (Sheet 1 of 2)

| Address:<br>Default: ( | : 09H<br>00000000B   |           |                                       |                                                                                       |  |
|------------------------|----------------------|-----------|---------------------------------------|---------------------------------------------------------------------------------------|--|
| Data Bit               | Data Name            | Attribute |                                       | Function Description                                                                  |  |
|                        |                      |           | PMIC High Temperature Warning Status. |                                                                                       |  |
|                        |                      |           | OTW_STATUS                            | PMIC Temperature Status                                                               |  |
| b7                     | OTW_STATUS           | RO        | 0                                     | Temperature Below the Warning Threshold                                               |  |
|                        |                      |           | 1                                     | Temperature exceeds the Warning Threshold;<br>PMIC temperature > OTWARN_th (R1B[2:0]) |  |
|                        |                      |           | VBIAS input power good statu          | S.                                                                                    |  |
|                        |                      |           | VBIAS_PG_STATUS                       | VBIAS Status                                                                          |  |
| b6                     | VBIAS_PG_<br>STATUS  | RO        | 0                                     | Power Good                                                                            |  |
|                        | 0.7.1.00             |           | 1                                     | Power Not Good;                                                                       |  |
|                        |                      |           |                                       | VBIAS < VBIAS_PG_th (R1A[3])                                                          |  |
|                        |                      |           | VLDO_1.8V LDO output powe             | r good status.                                                                        |  |
|                        | LDO1P8_PG_<br>STATUS | RO I      | LDO1P8_PG_STATUS                      | LDO1P8 Status                                                                         |  |
| b5                     |                      |           | 0                                     | Power Good                                                                            |  |
|                        |                      |           | 1                                     | Power Not Good;                                                                       |  |
|                        |                      |           |                                       | LDO1P8 < LDO1P8_PG_th (R1A[2])                                                        |  |
|                        |                      |           | VIN_MGMT to VIN_BULK inpu             | ut supply automatic switchover status.                                                |  |
|                        |                      |           | SWOVER_STATUS                         | Switchover Status                                                                     |  |
|                        | SWOVER               |           | 0                                     | VIN_MGMT Input Supply is Present                                                      |  |
| b4                     | STATUS               | RO        |                                       | (Using VIN_MGMT Input Supply)                                                         |  |
|                        |                      | - <       | 1                                     | VIN_MGMT Input Supply is Removed;<br>VIN_MGMT < SWOVER_th (R2F[7])                    |  |
|                        |                      |           |                                       | (Using VIN_BULK Input Supply)                                                         |  |
|                        |                      |           | SWA High Output Current Cor           |                                                                                       |  |
|                        |                      |           |                                       | Isumption warning Status.                                                             |  |
|                        | SWA_CONSUM           |           | SWA_CONSUM_WARNING_<br>STATUS         | SWA Current Status                                                                    |  |
| b3                     | _WARNING<br>_STATUS  | RO        | 0                                     | No High Current Consumption Warning                                                   |  |
|                        | _                    |           | 1                                     | High Current Consumption Warning;                                                     |  |
|                        | )                    |           |                                       | SWA current > SWA_CONSUM_WARNING_th (R1C[7:                                           |  |



#### Table 79. R09 (Sheet 2 of 2)

| Address:<br>Default: ( | : 09H<br>00000000B                |            |                                                     | , (                                                                                 |  |
|------------------------|-----------------------------------|------------|-----------------------------------------------------|-------------------------------------------------------------------------------------|--|
| Data Bit               | Data Name                         | Attribute  | Function Description                                |                                                                                     |  |
|                        |                                   |            | SWB High Output Current Co                          | onsumption Warning Status.<br>R1D[7:2] must be identical to R1C[7:2].               |  |
| b2                     | SWB_CONSUM<br>_WARNING<br>_STATUS | RO         | SWB_CONSUM_WARNING_<br>STATUS                       | SWB Current Status                                                                  |  |
|                        |                                   |            | 0                                                   | No High Current Consumption Warning                                                 |  |
|                        |                                   |            | 1                                                   | High Current Consumption Warning;<br>SWB current > SWB_CONSUM_WARNING_th (R1D[7:2]) |  |
|                        |                                   |            | SWC High Output Current Consumption Warning Status. |                                                                                     |  |
|                        | SWC_CONSUM                        | VARNING RO | SWC_CONSUM_WARNING_<br>STATUS                       | SWC Current Status                                                                  |  |
| b1                     | _WARNING<br>STATUS                |            | 0                                                   | No High Current Consumption Warning                                                 |  |
|                        | _51A105                           |            | 1                                                   | High Current Consumption Warning;<br>SWC current > SWC_CONSUM_WARNING_th (R1E[7:2]) |  |
|                        |                                   |            | SWD High Output Current Co                          | onsumption Warning Status.                                                          |  |
|                        | SWD_CONSUM                        |            | SWD_CONSUM_WARNING_<br>STATUS                       | SWD Current Status                                                                  |  |
| b0                     | _WARNING<br>_STATUS               | RO         | 0                                                   | No High Current Consumption Warning                                                 |  |
|                        | _STATUS                           | SIAIUS     | 1                                                   | High Current Consumption Warning;<br>SWD current > SWD_CONSUM_WARNING_th (R1F[7:2]) |  |

# Table 80. R0A (Sheet 1 of 3)

| Address: 0AH Default: 0000000B |               |           |                              |                                             |
|--------------------------------|---------------|-----------|------------------------------|---------------------------------------------|
| Data Bit                       | Data Name     | Attribute | Fu                           | nction Description                          |
|                                | <b>N</b>      |           | SWA output over voltage stat | us.                                         |
|                                |               |           | SWA_OV_STATUS                | SWA Status                                  |
| b7                             | SWA_OV_STATUS | RO        | 0                            | No Over Voltage                             |
|                                |               |           | 1                            | Over Voltage;<br>SWA > SWA_OV_th (R22[5:4]) |



# Table 80. R0A (Sheet 2 of 3)

| Data Bit | Data Name                           | Attribute | Fu                                                                                   | nction Description                                                                                                            |
|----------|-------------------------------------|-----------|--------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|
|          |                                     |           | is set when SWB output voltag                                                        | us. Only applicable if R4F[0] = '0'. This ge goes above the threshold setting in F<br>24[5:4] must be identical as R22 [5:4]. |
| b6       | SWB_OV_STATUS                       | RO        | SWB_OV_STATUS                                                                        | SWB Status                                                                                                                    |
| 50       | 000 <u>0</u> 00_000                 | 110       | 0                                                                                    | No Over Voltage                                                                                                               |
|          |                                     |           | 1                                                                                    | Over Voltage;<br>SWB > SWB_OV_th (R24[5:4])                                                                                   |
|          |                                     |           | SWC output over voltage state                                                        | us.                                                                                                                           |
|          |                                     |           | SWC_OV_STATUS                                                                        | SWC Status                                                                                                                    |
| b5       | SWC_OV_STATUS                       | RO        | 0                                                                                    | No Over Voltage                                                                                                               |
|          |                                     |           | 1                                                                                    | Over Voltage;<br>SWC > SWC_OV_th (R26[5:4])                                                                                   |
|          |                                     |           | SWD output over voltage state                                                        | us.                                                                                                                           |
|          |                                     | RO        | SWD_OV_STATUS                                                                        | SWD Status                                                                                                                    |
| b4       | SWD_OV_STATUS                       |           | 0                                                                                    | No Over Voltage                                                                                                               |
|          |                                     |           | 1                                                                                    | Over Voltage;<br>SWD > SWD_OV_th (R28[5:4])                                                                                   |
|          |                                     |           | Packet Error Code Status.                                                            |                                                                                                                               |
|          |                                     |           | PEC_ERROR_STATUS                                                                     | Packet Error Code Status                                                                                                      |
|          | PEC ERROR STATUS                    |           |                                                                                      |                                                                                                                               |
| b3       | PEC_ERROR_STATUS                    | RO        | 0                                                                                    | No PEC Error                                                                                                                  |
| b3       | PEC_ERROR_STATUS                    | RO        | 0                                                                                    | No PEC Error PEC Error                                                                                                        |
| b3       | PEC_ERROR_STATUS                    | RO        | 1                                                                                    | PEC Error only and if enabled in R34[7]. This reg                                                                             |
| b3       | PEC_ERROR_STATUS                    | RO        | 1 Applicable in I3C Basic Mode                                                       | PEC Error only and if enabled in R34[7]. This reg                                                                             |
| b3       | PEC_ERROR_STATUS                    | RO        | 1 Applicable in I3C Basic Mode updated when the PMIC device                          | PEC Error only and if enabled in R34[7]. This reg                                                                             |
| b3       | PEC_ERROR_STATUS  PARITY_ERR_STATUS | RO        | Applicable in I3C Basic Mode updated when the PMIC device T Bit Parity Error Status. | PEC Error  only and if enabled in R34[7]. This region goes through bus reset.                                                 |



# Table 80. R0A (Sheet 3 of 3)

| Address: 0AH Default: 0000000B |            |           |                                 |                                         |  |  |  |
|--------------------------------|------------|-----------|---------------------------------|-----------------------------------------|--|--|--|
| Data Bit                       | Data Name  | Attribute | Fur                             | nction Description                      |  |  |  |
|                                |            |           | In-Band Interrupt (IBI) Status. | Ċ V                                     |  |  |  |
|                                |            |           | IBI_STATUS                      | In-Band Interrupt (IBI) Status          |  |  |  |
| b1                             | IBI_STATUS | RO        | 0                               | No Pending IBI                          |  |  |  |
|                                |            |           | 1                               | Pending IBI                             |  |  |  |
|                                |            |           | This register can be used as G  | lobal Status in addition to IBI status. |  |  |  |
| b0                             | Reserved   | RV        | Reserved                        |                                         |  |  |  |

# Table 81. R0B (Sheet 1 of 2)

| Address<br>Default: | : 0BH<br>00000000B |           |                                                                                                | 15                                                            |  |
|---------------------|--------------------|-----------|------------------------------------------------------------------------------------------------|---------------------------------------------------------------|--|
| Data Bit            | Data Name          | Attribute | Fu                                                                                             | nction Description                                            |  |
|                     |                    |           | SWA output current limiter warning status.                                                     |                                                               |  |
|                     | b7 SWA_OCW_STATUS  |           | SWA_OCW_STATUS                                                                                 | SWA Current Status                                            |  |
| b7                  |                    | RO        | 0                                                                                              | No Current Limiter Event                                      |  |
|                     |                    |           | 1                                                                                              | Current Limiter Event;<br>SWA current > SWA_OCW_th (R20[7:6]) |  |
| he                  | SWID OCW STATUS    | PO.       | regardless of the setting R4F[0 goes above the threshold setti R20[5:4] must be identical as I |                                                               |  |
| DO                  | b6 SWB_OCW_STATUS  | RO        | SWB_OCW_STATUS                                                                                 | SWB Current Status                                            |  |
|                     |                    |           | 0                                                                                              | No Current Limiter Event                                      |  |
|                     | C                  |           | 1                                                                                              | Current Limiter Event;<br>SWB current > SWB_OCW_th (R20[5:4]) |  |
|                     |                    |           | SWC output current limiter wa                                                                  | rning status.                                                 |  |
|                     | . 60               |           | SWC_OCW_STATUS                                                                                 | SWC Current Status                                            |  |
| b5                  | SWC_OCW_STATUS     | RO        | 0                                                                                              | No Current Limiter Event                                      |  |
|                     |                    |           | 1                                                                                              | Current Limiter Event;                                        |  |
|                     | )                  |           | ı                                                                                              | SWC current > SWC_OCW_th (R20[3:2])                           |  |
|                     |                    |           | SWD output current limiter wa                                                                  | rning status.                                                 |  |
|                     |                    |           | SWD_OCW_STATUS                                                                                 | SWD Current Status                                            |  |
| b4                  | SWD_OCW_STATUS     | RO        | 0                                                                                              | No Current Limiter Event                                      |  |
|                     |                    |           | 1                                                                                              | Current Limiter Event;<br>SWD current > SWD_OCW_th (R20[1:0]) |  |



### Table 81. R0B (Sheet 2 of 2)

| Address:<br>Default: ( | : 0BH<br>00000000B |           |                                                                   | .(                                                                                    |  |  |
|------------------------|--------------------|-----------|-------------------------------------------------------------------|---------------------------------------------------------------------------------------|--|--|
| Data Bit               | Data Name          | Attribute | Function Description                                              |                                                                                       |  |  |
|                        |                    | '         | SWA output under voltage lock                                     | kout status.                                                                          |  |  |
|                        | 1                  | '         | SWA_UVLO_STATUS                                                   | SWA Status                                                                            |  |  |
| b3                     | SWA_UVLO_STATUS    | RO        | 0                                                                 | No Under Voltage Lockout                                                              |  |  |
|                        |                    |           | 1                                                                 | Under Voltage Lockout;<br>SWA < SWA_UV_th (R22[3:2])                                  |  |  |
|                        |                    |           | SWB output under voltage loci<br>R4F[0] = '1', the setting in R24 | kout status. Only applicable if R4F[0] = '0'. If [3:2] must be identical as R22[3:2]. |  |  |
|                        | CHARLES CHARLES    |           | SWB_UVLO_STATUS                                                   | SWB Status                                                                            |  |  |
| b2                     | SWB_UVLO_STATUS    | RO        | 0                                                                 | No Under Voltage Lockout                                                              |  |  |
|                        |                    |           | 1                                                                 | Under Voltage Lockout;<br>SWB < SWB_UV_th (R24[3:2])                                  |  |  |
|                        |                    |           | SWC output under voltage lock                                     | kout status.                                                                          |  |  |
|                        | 1                  | '         | SWC_UVLO_STATUS                                                   | SWC Status                                                                            |  |  |
| b1                     | SWC_UVLO_STATUS    | RO        | 0                                                                 | No Under Voltage Lockout                                                              |  |  |
|                        |                    |           | 1                                                                 | Under Voltage Lockout;<br>SWC < SWC_UV_th (R26[3:2])                                  |  |  |
|                        |                    |           | SWD output under voltage lock                                     | kout status.                                                                          |  |  |
|                        |                    |           | SWD_UVLO_STATUS                                                   | SWD Status                                                                            |  |  |
| b0                     | SWD_UVLO_STATUS    | RO        | 0                                                                 | No Under Voltage Lockout                                                              |  |  |
|                        |                    | (0)       | 1                                                                 | Under Voltage Lockout;<br>SWD < SWD_UV_th (R28[3:2])                                  |  |  |
| ,                      |                    |           | 1 -                                                               | z-1                                                                                   |  |  |



## Table 82. R0C

| Data Bit | Data Name   | Attribute | Function Description  SWA output current/power measurement.  If R1B[6]='0', the PMIC reports current measurement. If R1B[6]='1', the PMIC reports power measurement.  If R4F[0]='1', the host adds the current or power reported in R0C[7:0] and R0D[5:0] for total current or power consumption of SWAB.  R1A[1]=0, SWA Current/Power Measurement |                                                             |                                   |                            |  |  |
|----------|-------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|-----------------------------------|----------------------------|--|--|
|          |             |           |                                                                                                                                                                                                                                                                                                                                                    |                                                             |                                   |                            |  |  |
|          |             |           | SWA_CURRENT_POWER<br>_MEASUREMENT                                                                                                                                                                                                                                                                                                                  | SWA Current/Power<br>Value                                  | SWA_CURRENT_POWER<br>_MEASUREMENT | SWA Current/Power<br>Value |  |  |
|          |             |           | 0000 0000                                                                                                                                                                                                                                                                                                                                          | Undefined                                                   | 0010 0000                         | 4.0A or 4000mW             |  |  |
|          |             |           | 0000 0001                                                                                                                                                                                                                                                                                                                                          | 0.125A or 125mW                                             | 0010 0001                         | 4.125A or 4125mW           |  |  |
|          |             |           | 0000 0010                                                                                                                                                                                                                                                                                                                                          | 0.25A or 250mW                                              | 0010 0010                         | 4.25A or 4250mW            |  |  |
|          |             |           | 0000 0011                                                                                                                                                                                                                                                                                                                                          | 0.375A or 375mW                                             | 0010 0011                         | 4.375A or 4375mW           |  |  |
|          |             |           | 0000 0100                                                                                                                                                                                                                                                                                                                                          | 0.5A or 500mW                                               | 0010 0100                         | 4.5A or 4500mW             |  |  |
|          |             |           | 0000 0101                                                                                                                                                                                                                                                                                                                                          | 0.625A or 625mW                                             | 0010 0101                         | 4.625A or 4625mW           |  |  |
|          |             |           | 0000 0110                                                                                                                                                                                                                                                                                                                                          | 0.75A or 750mW                                              | 0010 0110                         | 4.75A or 4750mW            |  |  |
|          |             |           | 0000 0111                                                                                                                                                                                                                                                                                                                                          | 0.875A or 875mW                                             | 0010 0111                         | 4.875A or 4875mW           |  |  |
|          |             |           | 0000 1000                                                                                                                                                                                                                                                                                                                                          | 1.0A or 1000mW                                              | 0010 1000                         | 5.0A or 5000mW             |  |  |
|          |             |           | 0000 1001                                                                                                                                                                                                                                                                                                                                          | 1.125A or 1125mW                                            | 0010 1001                         | 5.125A or 5125mW           |  |  |
|          |             |           | 0000 1010                                                                                                                                                                                                                                                                                                                                          | 1.25A or 1250mW                                             | 0010 1010                         | 5.25A or 5250mW            |  |  |
|          |             |           | 0000 1011                                                                                                                                                                                                                                                                                                                                          | 1.375A or 1375mW                                            | 0010 1011                         | 5.375A or 5375mW           |  |  |
|          |             |           | 0000 1100                                                                                                                                                                                                                                                                                                                                          | 1.5A or 1500mW                                              | 0010 1100                         | 5.5A or 5500mW             |  |  |
|          |             |           | 0000 1101                                                                                                                                                                                                                                                                                                                                          | 1.625A or 1625mW                                            | 0010 1101                         | 5.625A or 5625mW           |  |  |
|          | SWA CURRENT | RO        | 0000 1110                                                                                                                                                                                                                                                                                                                                          | 1.75A or 1750mW                                             | 0010 1110                         | 5.75A or 5750mW            |  |  |
| 7 ~ b0   | _POWER_     |           | 0000 1111                                                                                                                                                                                                                                                                                                                                          | 1.875A or 1875mW                                            | 0010 1111                         | 5.875A or 5875mW           |  |  |
|          | MEASUREMENT |           | 0001 0000                                                                                                                                                                                                                                                                                                                                          | 2.0A or 2000mW                                              | 0011 0000                         | 6.0A or 6000mW             |  |  |
|          |             |           | 0001 0001                                                                                                                                                                                                                                                                                                                                          | 2.125A or 2125mW                                            | 0011 0001                         | 6.125A or 6125mW           |  |  |
|          |             |           | 0001 0010                                                                                                                                                                                                                                                                                                                                          | 2.25A or 2250mW                                             | 0011 0010                         | 6.25A or 6250mW            |  |  |
|          |             |           | 0001 0011                                                                                                                                                                                                                                                                                                                                          | 2.375A or 2375mW                                            | 0011 0011                         | 6.375A or 6375mW           |  |  |
|          |             |           | 0001 0100                                                                                                                                                                                                                                                                                                                                          | 2.5A or 2500mW                                              | 0011 0100                         | 6.5A or 6500mW             |  |  |
|          |             |           | 0001 0101                                                                                                                                                                                                                                                                                                                                          | 2.625A or 2625mW                                            | 0011 0101                         | 6.625A or 6625mW           |  |  |
|          |             |           | 0001 0110                                                                                                                                                                                                                                                                                                                                          | 2.75A or 2750mW                                             | 0011 0110                         | 6.75A or 6750mW            |  |  |
|          |             |           | 0001 0111                                                                                                                                                                                                                                                                                                                                          | 2.875A or 2875mW                                            | 0011 0111                         | 6.875A or 6875mW           |  |  |
|          |             |           | 0001 1000                                                                                                                                                                                                                                                                                                                                          | 3.0A or 3000mW                                              | 0011 1000                         | 7.0A or 7000mW             |  |  |
|          |             |           | 0001 1001                                                                                                                                                                                                                                                                                                                                          | 3.125A or 3125mW                                            | 0011 1001                         | 7.125A or 7125mW           |  |  |
|          |             |           | 0001 1010                                                                                                                                                                                                                                                                                                                                          | 3.25A or 3250mW                                             | 0011 1010                         | 7.25A or 7250mW            |  |  |
|          |             | )         | 0001 1011                                                                                                                                                                                                                                                                                                                                          | 3.375A or 3375mW                                            | 0011 1011                         | 7.375A or 7375mW           |  |  |
|          | / (/)       |           | 0001 1100                                                                                                                                                                                                                                                                                                                                          | 3.5A or 3500mW                                              | 0011 1100                         | 7.5A or 7500mW             |  |  |
|          |             |           | 0001 1101                                                                                                                                                                                                                                                                                                                                          | 3.625A or 3625mW                                            | 0011 1101                         | 7.625A or 7625mW           |  |  |
|          |             |           | 0001 1110                                                                                                                                                                                                                                                                                                                                          | 3.75A or 3750mW                                             | 0011 1110                         | 7.75A or 7750mW            |  |  |
|          |             |           | 0001 1111                                                                                                                                                                                                                                                                                                                                          | 3.875A or 3875mW                                            | 0011 1111                         | ≥7.875A or 7875mW          |  |  |
|          |             |           | R1A[1]=1, Sum of powe<br>(R1B[6] must be config<br>0000 0000 = Undefined<br>0000 0001 = 125mW<br>0000 0010 = 250mW<br>0000 0011 = 375mW<br>0000 0100 = 500mW                                                                                                                                                                                       | ured as '1'.) 1111 1100 = 1111 1101 = 1111 1110 = 1111 1111 | 31500mW<br>31625mW<br>31750mW     |                            |  |  |



PMIC reports current or power measurement as long as there is no output over voltage or output under voltage lockout event that triggers the VR Disable command. If PMIC triggers the VR Disable command on its own, PMIC does not report current or power measurement. For all other events that causes PMIC's power good status as Not Good, PMIC continues to provide current or power measurement.

Table 83. R0D

| Address:<br>Default: ( | 0DH<br>00000000B |           |                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                | 000                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
|------------------------|------------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Data Bit               | Data Name        | Attribute | Function Description                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| b7 ~ b6                | Reserved         | RV        | Reserved                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| Data Bit               | Data Name        |           | SWB output current/pow  If R1B[6]='0', PMIC repo  If R1B[6]='1', PMIC repo  If R4F[0]='1', Host adds  current or power consur  SWB_CURRENT_POWER _MEASUREMENT  000000  000001  000010  000010  000111  001000  001001 | ver measurement. orts current measure the current or power orts power measure the current or power orts power measure the current or power power power value  Undefined  0.125A or 125mW  0.25A or 250mW  0.375A or 375mW  0.5A or 500mW  0.625A or 625mW  0.75A or 750mW  1.0A or 1000mW  1.125A or 1125mW  1.25A or 1250mW  1.375A or 1375mW  1.5A or 1500mW  1.5A or 1750mW  1.875A or 1875mW  2.0A or 2000mW  2.125A or 2125mW  2.25A or 2250mW  2.375A or 2375mW  2.5A or 2500mW  2.625A or 2625mW  2.75A or 2750mW  2.875A or 2875mW  2.875A or 2875mW | ement. ment. r reported in R0C[7:0] ar  SWB_CURRENT_POWER _MEASUREMENT  100000  100001  100010  100101  100110  100101  101000  101001  101101 | SWB Current/Power Value  4.0A or 4000mW  4.125A or 4125mW  4.25A or 4250mW  4.375A or 4375mW  4.5A or 4500mW  4.625A or 4625mW  4.75A or 4750mW  4.875A or 4750mW  5.0A or 5000mW  5.125A or 5125mW  5.25A or 5250mW  5.375A or 5375mW  5.5A or 5500mW  5.5A or 5750mW  5.875A or 5750mW  6.0A or 6000mW  6.125A or 6125mW  6.375A or 6375mW  6.5A or 6550mW  6.5A or 6550mW  6.5A or 6550mW  6.75A or 6750mW  6.875A or 6750mW |  |
|                        |                  |           | 011000<br>011001<br>011010<br>011011<br>011100<br>011101                                                                                                                                                              | 3.0A or 3000mW<br>3.125A or 3125mW<br>3.25A or 3250mW<br>3.375A or 3375mW<br>3.5A or 3500mW<br>3.625A or 3625mW                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 111000<br>111001<br>111010<br>111011<br>111100<br>111101                                                                                       | 7.0A or 7000mW<br>7.125A or 7125mW<br>7.25A or 7250mW<br>7.375A or 7375mW<br>7.5A or 7500mW<br>7.625A or 7625mW                                                                                                                                                                                                                                                                                                                 |  |
|                        |                  |           | 011110<br>011111                                                                                                                                                                                                      | 3.75A or 3750mW<br>3.875A or 3875mW                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 111110<br>111111                                                                                                                               | 7.75A or 7750mW<br>≥7.875A or 7875mW                                                                                                                                                                                                                                                                                                                                                                                            |  |



PMIC reports current or power measurement as long as there is no output over voltage or output under voltage lockout event that triggers the VR Disable command. If PMIC triggers the VR Disable command on its own, PMIC does not report current or power measurement. For all other events that causes PMIC's power good status as Not Good, PMIC continues to provide current or power measurement.

Table 84. R0E

| Address:   |             |           |                                                        |                            |                                   | -CV                     |  |
|------------|-------------|-----------|--------------------------------------------------------|----------------------------|-----------------------------------|-------------------------|--|
| Default: ( | 00000000B   | T         |                                                        |                            |                                   | 02                      |  |
| Data Bit   | Data Name   | Attribute | Function Description                                   |                            |                                   |                         |  |
| b7 ~ b6    | Reserved    | RV        | Reserved                                               |                            |                                   | 4                       |  |
|            |             |           | SWC output current/pov                                 | wer measurement.           |                                   | ,                       |  |
|            |             |           | If R1B[6] = '0', PMIC rep<br>If R1B[6] = '1', PMIC rep |                            |                                   |                         |  |
|            |             |           | SWC_CURRENT_POWER _MEASUREMENT                         | SWC Current/Power<br>Value | SWC_CURRENT_POWE<br>R_MEASUREMENT | SWC Current/Power Value |  |
|            |             |           | 000000                                                 | Undefined                  | 100000                            | 4.0A or 4000mW          |  |
|            |             |           | 000001                                                 | 0.125A or 125mW            | 100001                            | 4.125A or 4125mW        |  |
|            |             |           | 000010                                                 | 0.25A or 250mW             | 100010                            | 4.25A or 4250mW         |  |
|            |             |           | 000011                                                 | 0.375A or 375mW            | 100011                            | 4.375A or 4375mW        |  |
|            |             |           | 000100                                                 | 0.5A or 500mW              | 100100                            | 4.5A or 4500mW          |  |
|            |             |           | 000101                                                 | 0.625A or 625mW            | 100101                            | 4.625A or 4625mW        |  |
|            |             |           | 000110                                                 | 0.75A or 750mW             | 100110                            | 4.75A or 4750mW         |  |
|            |             |           | 000111                                                 | 0.875A or 875mW            | 100111                            | 4.875A or 4875mW        |  |
|            |             |           | 001000                                                 | 1.0A or 1000mW             | 101000                            | 5.0A or 5000mW          |  |
|            |             | RO        | 001001                                                 | 1.125A or 1125mW           | 101001                            | 5.125A or 5125mW        |  |
|            |             |           | 001010                                                 | 1.25A or 1250mW            | 101010                            | 5.25A or 5250mW         |  |
|            |             |           | 001011                                                 | 1.375A or 1375mW           | 101011                            | 5.375A or 5375mW        |  |
|            | SWC CURRENT |           | 001100                                                 | 1.5A or 1500mW             | 101100                            | 5.5A or 5500mW          |  |
| b5 ~ b0    | _POWER_     |           | 001101                                                 | 1.625A or 1625mW           | 101101                            | 5.625A or 5625mW        |  |
|            | MEASUREMENT |           | 001110                                                 | 1.75A or 1750mW            | 101110                            | 5.75A or 5750mW         |  |
|            |             |           | 001111                                                 | 1.875A or 1875mW           | 101111                            | 5.875A or 5875mW        |  |
|            |             |           | 010000                                                 | 2.0A or 2000mW             | 110000                            | 6.0A or 6000mW          |  |
|            |             |           | 010001                                                 | 2.125A or 2125mW           | 110001                            | 6.125A or 6125mW        |  |
|            |             |           | 010010                                                 | 2.25A or 2250mW            | 110010                            | 6.25A or 6250mW         |  |
|            |             |           | 010011                                                 | 2.375A or 2375mW           | 110011                            | 6.375A or 6375mW        |  |
|            |             |           | 010100                                                 | 2.5A or 2500mW             | 110100                            | 6.5A or 6500mW          |  |
|            | . 0         |           | 010101                                                 | 2.625A or 2625mW           | 110101                            | 6.625A or 6625mW        |  |
|            |             |           | 010110                                                 | 2.75A or 2750mW            | 110110                            | 6.75A or 6750mW         |  |
|            |             |           | 010111                                                 | 2.875A or 2875mW           | 110111                            | 6.875A or 6875mW        |  |
|            |             |           | 011000                                                 | 3.0A or 3000mW             | 111000                            | 7.0A or 7000mW          |  |
|            |             |           | 011001                                                 | 3.125A or 3125mW           | 111001                            | 7.125A or 7125mW        |  |
|            |             |           | 011010                                                 | 3.25A or 3250mW            | 111010                            | 7.25A or 7250mW         |  |
|            |             |           | 011011                                                 | 3.375A or 3375mW           | 111011                            | 7.375A or 7375mW        |  |
|            |             |           | 011100                                                 | 3.5A or 3500mW             | 111100                            | 7.5A or 7500mW          |  |
| ~          |             |           | 011101                                                 | 3.625A or 3625mW           | 111101                            | 7.625A or 7625mW        |  |
|            |             |           | 011110                                                 | 3.75A or 3750mW            | 111110                            | 7.75A or 7750mW         |  |
|            |             |           | 011111                                                 | 3.875A or 3875mW           | 111111                            | ≥7.875A or 7875mW       |  |



PMIC reports current or power measurement as long as there is no output over voltage or output under voltage lockout event that triggers the VR Disable command. If PMIC triggers the VR Disable command on its own, PMIC does not report current or power measurement. For all other events that causes PMIC's power good status as Not Good, PMIC continues to provide current or power measurement.

Table 85. R0F

| Address:<br>Default: ( | 00000000B   |           |                                                                                                         |                            |                                | 7                 |  |  |  |
|------------------------|-------------|-----------|---------------------------------------------------------------------------------------------------------|----------------------------|--------------------------------|-------------------|--|--|--|
| Data Bit               | Data Name   | Attribute | Function Description                                                                                    |                            |                                |                   |  |  |  |
| o7 ~ b6                | Reserved    | RV        | Reserved                                                                                                |                            |                                |                   |  |  |  |
|                        |             |           | SWD output current/pov                                                                                  | ver measurement.           |                                |                   |  |  |  |
|                        |             |           | If R1B[6]='0', the PMIC reports current measurement. If R1B[6]='1', the PMIC reports power measurement. |                            |                                |                   |  |  |  |
|                        |             |           | SWD_CURRENT_POWER _MEASUREMENT                                                                          | SWD Current/Power<br>Value | SWD_CURRENT_POWER _MEASUREMENT | SWD Current/Powe  |  |  |  |
|                        |             |           | 000000                                                                                                  | Undefined                  | 100000                         | 4.0A or 4000mW    |  |  |  |
|                        |             |           | 000001                                                                                                  | 0.125A or 125mW            | 100001                         | 4.125A or 4125mW  |  |  |  |
|                        |             |           | 000010                                                                                                  | 0.25A or 250mW             | 100010                         | 4.25A or 4250mW   |  |  |  |
|                        |             |           | 000011                                                                                                  | 0.375A or 375mW            | 100011                         | 4.375A or 4375mW  |  |  |  |
|                        |             |           | 000100                                                                                                  | 0.5A or 500mW              | 100100                         | 4.5A or 4500mW    |  |  |  |
|                        |             |           | 000101                                                                                                  | 0.625A or 625mW            | 100101                         | 4.625A or 4625mW  |  |  |  |
|                        |             |           | 000110                                                                                                  | 0.75A or 750mW             | 100110                         | 4.75A or 4750mW   |  |  |  |
|                        |             |           | 000111                                                                                                  | 0.875A or 875mW            | 100111                         | 4.875A or 4875mW  |  |  |  |
|                        |             |           | 001000                                                                                                  | 1.0A or 1000mW             | 101000                         | 5.0A or 5000mW    |  |  |  |
|                        |             |           | 001001                                                                                                  | 1.125A or 1125mW           | 101001                         | 5.125A or 5125mW  |  |  |  |
|                        |             |           | 001010                                                                                                  | 1.25A or 1250mW            | 101010                         | 5.25A or 5250mW   |  |  |  |
|                        |             |           | 001011                                                                                                  | 1.375A or 1375mW           | 101011                         | 5.375A or 5375mW  |  |  |  |
|                        | SWC CURRENT |           | 001100                                                                                                  | 1.5A or 1500mW             | 101100                         | 5.5A or 5500mW    |  |  |  |
| 5 ~ b0                 | _POWER_     | RO        | 001101                                                                                                  | 1.625A or 1625mW           | 101101                         | 5.625A or 5625mW  |  |  |  |
|                        | MEASUREMENT |           | 001110                                                                                                  | 1.75A or 1750mW            | 101110                         | 5.75A or 5750mW   |  |  |  |
|                        |             |           | 001111                                                                                                  | 1.875A or 1875mW           | 101111                         | 5.875A or 5875mW  |  |  |  |
|                        |             |           | 010000                                                                                                  | 2.0A or 2000mW             | 110000                         | 6.0A or 6000mW    |  |  |  |
|                        |             |           | 010001                                                                                                  | 2.125A or 2125mW           | 110001                         | 6.125A or 6125mW  |  |  |  |
|                        |             |           | 010010                                                                                                  | 2.25A or 2250mW            | 110010                         | 6.25A or 6250mW   |  |  |  |
|                        |             |           | 010011                                                                                                  | 2.375A or 2375mW           | 110011                         | 6.375A or 6375mW  |  |  |  |
|                        |             |           | 010100                                                                                                  | 2.5A or 2500mW             | 110100                         | 6.5A or 6500mW    |  |  |  |
|                        | . 0         |           | 010101                                                                                                  | 2.625A or 2625mW           | 110101                         | 6.625A or 6625mW  |  |  |  |
|                        |             |           | 010110                                                                                                  | 2.75A or 2750mW            | 110110                         | 6.75A or 6750mW   |  |  |  |
|                        |             |           | 010111                                                                                                  | 2.875A or 2875mW           | 110111                         | 6.875A or 6875mW  |  |  |  |
|                        |             |           | 011000                                                                                                  | 3.0A or 3000mW             | 111000                         | 7.0A or 7000mW    |  |  |  |
|                        |             |           | 011001                                                                                                  | 3.125A or 3125mW           | 111001                         | 7.125A or 7125mW  |  |  |  |
|                        |             |           | 011010                                                                                                  | 3.25A or 3250mW            | 111010                         | 7.25A or 7250mW   |  |  |  |
| $\mathcal{N}$          |             |           | 011011                                                                                                  | 3.375A or 3375mW           | 111011                         | 7.375A or 7375mW  |  |  |  |
|                        |             |           | 011100                                                                                                  | 3.5A or 3500mW             | 111100                         | 7.5A or 7500mW    |  |  |  |
| ~                      |             |           | 011101                                                                                                  | 3.625A or 3625mW           | 111101                         | 7.625A or 7625mW  |  |  |  |
|                        |             |           | 011110                                                                                                  | 3.75A or 3750mW            | 111110                         | 7.75A or 7750mW   |  |  |  |
|                        |             |           | 011111                                                                                                  | 3.875A or 3875mW           | 111111                         | ≥7.875A or 7875mV |  |  |  |

#### M88P5000



PMIC reports current or power measurement as long as there is no output over voltage or output under voltage lockout event that triggers the VR Disable command. If PMIC triggers the VR Disable command on its own, PMIC does not report current or power measurement. For all other events that causes PMIC's power good status as Not Good, the PMIC continues to provide current or power measurement.

## 4.6.2 Clear Registers

For all other events that causes PMIC's power good status as Not Good for each Real Time Status Registers (R08[7:0], R09[7:0], R04[7:1], R0B[7:0] and R33[4:2]), the PMIC offers a way to clear the status of each event. The clear registers are R10[7,5:0], R11[7:0], R12[7:2], R13[7:0] and R14[4:2,0] respectively. All clear registers are Write '1' only registers. When '1' is written to any of the clear registers, the PMIC updates the status registers to default state and removes the interrupt condition on GSI\_n and CAMP output signal assuming that event is no longer present. If the failing condition is still present, the status register will still remain at '1'. Note that GSI\_n and CAMP interrupt is only applicable if that event is not masked. GSI\_n output signal can be disabled.

The PMIC offers a Global Clear command by writing '1' to Register R14[0]. This command works same way as individual clear command. This command can alternatively be used by the host if more than one clear command is required to different registers.

**Table 86. R10** 

| Address:<br>Default: ( |                   |           |                                                                                                    |
|------------------------|-------------------|-----------|----------------------------------------------------------------------------------------------------|
| Data Bit               | Data Name         | Attribute | Function Description <sup>1</sup>                                                                  |
| b7                     | CLR_VIN_BULK_PG   | W10       | Clear VIN_BULK input power good status. 1 = Clear R08[7]. <sup>2</sup>                             |
| b6                     | Reserved          | RV        | Reserved                                                                                           |
| b5                     | CLR_SWA_PG_STATUS | W10       | Clear SWA output power good status. 1 = Clear R08[5]. <sup>2</sup>                                 |
| b4                     | CLR_SWB_PG_STATUS | W10       | Clear SWB output power good status. Only applicable if R4F[0]='0'.  1 = Clear R08[4]. <sup>2</sup> |
| b3                     | CLR_SWC_PG_STATUS | W10       | Clear SWC output power good status. 1 = Clear R08[3]. <sup>2</sup>                                 |
| b2                     | CLR_SWD_PG_STATUS | W10       | Clear SWD output power good status. 1 = Clear R08[2]. <sup>2</sup>                                 |
| b1                     | CLR_VIN_MGMT_OV   | W10       | Clear VIN_MGMT input supply over voltage status.  1 = Clear R08[1]. <sup>2</sup>                   |
| b0                     | CLR_VIN_BULK_OV   | W10       | Clear VIN_BULK input supply over voltage status. Set 1 to clear R08[0].                            |

<sup>1.</sup> R10[7:0] are self clearing bits.

<sup>2.</sup> See Table 7 and Table 8 for GSI\_n and CAMP output signal status change.



**Table 87. R11** 

|          | Address: 11H<br>Default: 00000000B |           |                                                                                                                                                            |  |  |  |
|----------|------------------------------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Data Bit | Data Name                          | Attribute | Function Description <sup>1</sup>                                                                                                                          |  |  |  |
| b7       | CLR_OTW_STATUS                     | W10       | Clear PMIC High Temperature Warning Status. 1 = Clear R09[7]. <sup>2</sup>                                                                                 |  |  |  |
| b6       | CLR_VBIAS_PG_STATUS                | W10       | Clear VBIAS power good status. 1 = Clear R09[6]. <sup>2</sup>                                                                                              |  |  |  |
| b5       | CLR_LDO1P8_PG_STATUS               | W10       | Clear VLDO_1.8V LDO output power good status. 1 = Clear R08[5]. <sup>2</sup>                                                                               |  |  |  |
| b4       | CLR_SWOVER_STATUS                  | W10       | Clear VIN_MGMT to VIN_BULK Input Supply Switchover Status.  1 = Clear R09[4]. <sup>2</sup>                                                                 |  |  |  |
| b3       | CLR_SWA_CONSUM                     | W10       | Clear SWA High Output Current Consumption Warning Status. 1 = Clear R09[3]. <sup>2</sup>                                                                   |  |  |  |
| b2       | CLR_SWB_CONSUM                     | W10       | Clear SWB High Output Current Consumption Warning Status. This register is applicable regardless of the setting in R4F[0].  1 = Clear R09[2]. <sup>2</sup> |  |  |  |
| b1       | CLR_SWC_CONSUM                     | W10       | Clear SWC High Output Current Consumption Warning Status.  1 = Clear R09[1]. <sup>2</sup>                                                                  |  |  |  |
| b0       | CLR_SWD_CONSUM                     | W10       | Clear SWD High Output Current Consumption Warning Status.  1 = Clear R09[0]. <sup>2</sup>                                                                  |  |  |  |

<sup>1.</sup> R11[7:0] are self clearing bits.

**Table 88. R12** 

| Address:<br>Default: ( | 12H<br>00000000B     |           |                                                                      |
|------------------------|----------------------|-----------|----------------------------------------------------------------------|
| Data Bit               | Data Name            | Attribute | Function Description <sup>1</sup>                                    |
| b7                     | CLR_SWA_OV_STATUS    | W10       | Clear SWA output over voltage status.                                |
| 07                     | CLIC_OWA_OV_STATOS   | WIO       | 1 = Clear R0A[7]. <sup>2</sup>                                       |
| b6                     | CLR_SWB_OV_STATUS    | W10       | Clear SWB output over voltage status. Only applicable if R4F[0]='0'. |
| 50                     | OLIX_GWB_OV_STATOS   |           | 1 = Clear R0A[6]. <sup>2</sup>                                       |
| b5                     | CLR SWC OV STATUS    | W10       | Clear SWC output over voltage status.                                |
| 50                     | 0211_0110_01_0171100 | WIO       | 1 = Clear R0A[5]. <sup>2</sup>                                       |
| b4                     | CLR SWD OV STATUS    | W10       | Clear SWD output over voltage status.                                |
|                        | 0211_011B_01_0171100 | ****      | 1 = Clear R0A[4]. <sup>2</sup>                                       |
| b3                     | CLR PEC ERROR        | W10       | Clear Packet Error Code Status.                                      |
| 00                     | OLIV_I LO_LINNON     | WIO       | 1 = Clear R0A[3]. <sup>2</sup>                                       |
| b2                     | CLD DADITY EDDOD     | W10       | Clear T Bit Parity Error Status.                                     |
| JZ.                    | b2 CLR_PARITY_ERROR  |           | 1 = Clear R0A[2]. <sup>2</sup>                                       |
| b1 ~ b0                | Reserved             | RV        | Reserved.                                                            |

<sup>2.</sup> See Table 7 and Table 8 for GSI\_n and CAMP output signal status change.



- 1. R12[7:0] are self clearing bits.
- 2. See Table 7 and Table 8 for GSI\_n and CAMP output signal status change.

### **Table 89. R13**

| Address:<br>Default: 0 | 13Н<br>00000000В    |           |                                                                                                                                                   |
|------------------------|---------------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| Data Bit               | Data Name           | Attribute | Function Description <sup>1</sup>                                                                                                                 |
| b7                     | CLR_SWA_OCW_STATUS  | W10       | Clear SWA output current limiter warning status.  1 = Clear R0B[7]. <sup>2</sup>                                                                  |
| b6                     | CLR_SWB_OCW_STATUS  | W10       | Clear SWB output current limiter warning status. This register is applicable regardless of the setting in R4F[0].  1 = Clear R0B[6]. <sup>2</sup> |
| b5                     | CLR_SWC_OCW_STATUS  | W10       | Clear SWC output current limiter warning status.  1 = Clear R0B[5]. <sup>2</sup>                                                                  |
| b4                     | CLR_SWD_OCW_STATUS  | W10       | Clear SWD output current limiter warning status. 1 = Clear R0B[4]. <sup>2</sup>                                                                   |
| b3                     | CLR_SWA_UVLO_STATUS | W10       | Clear SWA under voltage lockout status.  1 = Clear R0B[3]. <sup>2</sup>                                                                           |
| b2                     | CLR_SWB_UVLO_STATUS | W10       | Clear SWB under voltage lockout status. Only applicable if R4F[0]='0'. 1 = Clear R0B[2]. <sup>2</sup>                                             |
| b1                     | CLR_SWC_UVLO_STATUS | W10       | Clear SWC under voltage lockout status.  1 = Clear R0B[1]. <sup>2</sup>                                                                           |
| b0                     | CLR_SWD_UVLO_STATUS | W10       | Clear SWD under voltage lockout status.  1 = Clear R0B[0]. <sup>2</sup>                                                                           |

<sup>1.</sup> R13[7:0] are self clearing bits.

#### **Table 90. R14**

|          | Address: 14H<br>Default: 0000000B  |           |                                                                                                                                |  |  |  |
|----------|------------------------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Data Bit | Data Name                          | Attribute | Function Description <sup>1</sup>                                                                                              |  |  |  |
| b7 ~ b5  | Reserved                           | RV        | Reserved.                                                                                                                      |  |  |  |
| b4       | CLR_VIN_MGMT_PG_<br>SWOVER_MODE    | W10       | Clear valid VIN_MGMT power good status in switchover mode.  1 = Clear R33[4]. <sup>2</sup>                                     |  |  |  |
| b3       | CLR_VBIAS_VIN_BULK_<br>UVLO_STATUS | W10       | Clear VBIAS output or VIN_BULK input under-voltage lockout status.  1 = Clear R33[3]. <sup>2</sup>                             |  |  |  |
| b2       | CLR_LDO1P1_PG_<br>STATUS           | W10       | Clear VLDO_1.0V LDO output power good status.  1 = Clear R33[2]. <sup>2</sup>                                                  |  |  |  |
| b1       | Reserved                           | RV        | Reserved.                                                                                                                      |  |  |  |
| b0       | GLOBAL_CLEAR_<br>STATUS            | W10       | Clear all status bits. Self clearing bit.  1 = Clear all status bits in R10[7,5:0], R11, R12[7:2], R13, R14[4:2]. <sup>2</sup> |  |  |  |

<sup>2.</sup> See Table 7 and Table 8 for GSI\_n and CAMP output signal status change.



- 1. R13[7:0] are self clearing bits.
- 2. See Table 7 and Table 8 for GSI\_n and CAMP output signal status change.

# 4.6.3 Mask Registers

For each Real Time Status Registers (R08[7:0], R09[7:0], R0A[7:1], R0B[7:0], R33[4:2]), the PMIC offers a way to mask the status of each event interrupt. The mask registers are R15[7,5:0], R16[7:0], R17[7:2], R18[7:0] and R19[4:2] respectively. The mask registers only masks the event interrupt on GSI in and CAMP signal.

There is also a global mask bits register control R2F[1:0] to control the GSI\_n and CAMP output signal. When all mask registers are R15[7,5:0], R16[7:0], R17[7:2] and R18[7:0] configured as '0', the setting in R2F[1:0] does not matter. The setting in R2F[1:0] only matters when one or more mask registers R15[7,5:0], R16[7:0], R17[7:2], R18[7:0] are configured to '1'.

For any failure events that causes the PMIC to generate VR Disable command on its own, the mask register bits (R15[0], R17[7:4], R18[3:0], R19[3], R2F[1:0]) do not apply and PMIC will assert CAMP output signal regardless of the setting in mask registers. The PMIC still updates the status registers appropriately when any event occurs. When masked, the host is expected to read the status registers periodically to learn if any of the event has occurred or not. The host can mask or un-mask each event individually. The host can mask or un-mask at any time in Non-Write Protect mode. In Write Protect mode of operation, the mask registers are locked.

Table 91. R15 (Sheet 1 of 2)

| Address<br>Default: | : 15H<br>10111100B |           |                                                                                                                                                                                                 |
|---------------------|--------------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Data Bit            | Data Name          | Attribute | Function Description                                                                                                                                                                            |
| b7                  | MSK_VIN_BULK_PG    | RW        | Mask VIN_BULK input power good status event.  Do Not Mask VIN_BULK input power good status event.  Mask VIN_BULK input power good status event.  Not assert GSI_n or assert CAMP output signal. |
| b6                  | Reserved           | RV        | Reserved.                                                                                                                                                                                       |
| b5                  | MSK_SWA_PG_STATUS  | RW        | Mask SWA output power good status event.  Do Not Mask SWA output power good status event.  Mask SWA output power good status event.  Not assert GSI_n or assert CAMP output signal.             |
| b4                  | MSK_SWB_PG_STATUS  | RW        | Mask SWB output power good status event. Applicable only if R4F[0]='0'.    O                                                                                                                    |
| b3                  | MSK_SWC_PG_STATUS  | RW        | Mask SWC output power good status event.  Do Not Mask SWC output power good status event.  Mask SWC output power good status event.  Not assert GSI_n or assert CAMP output signal.             |



Table 91. R15 (Sheet 2 of 2)

| Address: 15H Default: 10111100B |                   |           |                                                       |                                                             |  |
|---------------------------------|-------------------|-----------|-------------------------------------------------------|-------------------------------------------------------------|--|
| Data Bit                        | Data Name         | Attribute |                                                       | Function Description                                        |  |
|                                 |                   |           | Mask SW                                               | /D output power good status event.                          |  |
|                                 |                   |           | 0                                                     | Do Not Mask SWD output power good status event.             |  |
| b2                              | MSK_SWD_PG_STATUS | RW        | 1                                                     | Mask SWD output power good status event.1                   |  |
|                                 |                   | 1. Not    | assert GSI_n or assert CAMP output signal.            |                                                             |  |
|                                 |                   | RW        | Mask VIN_MGMT input supply over voltage status event. |                                                             |  |
|                                 |                   |           | 0 D                                                   | o Not Mask VIN_MGMT input supply over voltage status event. |  |
| b1                              | MSK_VIN_MGMT_OV   |           | 1 N                                                   | lask VIN_MGMT input supply over voltage status even.1       |  |
|                                 |                   |           | 1. Not                                                | assert GSI_n output signal.                                 |  |
|                                 |                   |           | Mask VIN                                              | I_BULK input supply over voltage status event.              |  |
|                                 |                   | RW        | 0 D                                                   | o Not Mask VIN_BULK input supply over voltage status event. |  |
| b0                              | MSK_VIN_BULK_OV   |           | 1 N                                                   | lask VIN_BULK input supply over voltage status even.1       |  |
|                                 |                   |           | 1. Not                                                | assert GSI_n output signal.                                 |  |

Table 92. R16 (Sheet 1 of 2)

| Address: 16H Default: 00100000B |                   |           |                                                           |  |  |
|---------------------------------|-------------------|-----------|-----------------------------------------------------------|--|--|
| Data Bit                        | Data Name         | Attribute | Function Description                                      |  |  |
|                                 |                   |           | Mask PMIC high temperature warning status event.          |  |  |
|                                 |                   |           | 0 Do Not Mask PMIC high temperature warning status event. |  |  |
| b7                              | b7 MSK_OTW_STATUS |           | 1 Mask PMIC high temperature warning status event.1       |  |  |
|                                 | S                 |           | Not assert GSI_n output signal.                           |  |  |
|                                 |                   |           | Mask VBIAS power good status event.                       |  |  |
|                                 | MSK VBIAS PG      | RW        | 0 Do Not Mask VBIAS power good status event;.             |  |  |
| b6                              | STATUS            |           | 1 Mask VBIAS power good status event.1                    |  |  |
|                                 |                   |           | Not assert GSI_n or assert CAMP output signal.            |  |  |
|                                 |                   |           | Mask VLDO_1.8V LDO output power good status event.        |  |  |
|                                 | MSK_LDO1P8_PG_    |           | 0 Do Not Mask 1.8V output power good status event.        |  |  |
| b5                              | STATUS            | RW        | 1 Mask 1.8V output power good status event. <sup>1</sup>  |  |  |
|                                 |                   |           | Not assert GSI_n or assert CAMP output signal.            |  |  |



# Table 92. R16 (Sheet 2 of 2)

|          | Address: 16H<br>Default: 00100000B |           |                                                                                                                                                                                                                                                                                    |  |  |  |  |
|----------|------------------------------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Data Bit | Data Name                          | Attribute | Function Description                                                                                                                                                                                                                                                               |  |  |  |  |
| b4       | MSK_SWOVER_STATUS                  | RW        | Mask VIN_MGMT to VIN_BULK input supply switchover status event.  Do Not Mask VIN_MGMT to VIN_BULK input supply switchover status Event.  Mask VIN_MGMT to VIN_BULK input supply switchover status Event.  Not assert GSI in output signal.                                         |  |  |  |  |
| b3       | MSK_SWA_CONSUM                     | RW        | Mask SWA high output current consumption warning status event.  Do Not Mask SWA output current consumption warning status event.  Mask SWA output current consumption warning status event.  Not assert GSI_n output signal.                                                       |  |  |  |  |
| b2       | MSK_SWB_CONSUM                     | RW        | Mask SWB high output current consumption warning status event. This register is regardless of the setting in R4F[0].  Do Not Mask SWB output current consumption warning status event.  Mask SWA output current consumption warning status event.  Not assert GSI_n output signal. |  |  |  |  |
| b1       | MSK_SWC_CONSUM                     | RW        | Mask SWC high output current consumption warning status event.  Do Not Mask SWC output current consumption warning status event.  Mask SWC output current consumption warning status event.  Not assert GSI_n output signal.                                                       |  |  |  |  |
| b0       | MSK_SWD_CONSUM                     | RW        | Mask SWD high output current consumption warning status event.  Do Not Mask SWD output current consumption warning status event.  Mask SWD output current consumption warning status event.  Not assert GSI_n output signal.                                                       |  |  |  |  |



**Table 93. R17** 

| Address<br>Default: | : 17H<br>00000000B |           | ~ (                                                                                                                                                          |
|---------------------|--------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Data Bit            | Data Name          | Attribute | Function Description                                                                                                                                         |
|                     |                    |           | Mask SWA output over voltage status event.                                                                                                                   |
|                     |                    |           | Do Not Mask SWA output over voltage status event.                                                                                                            |
| b7                  | MSK_SWA_OV_STATUS  | RW        | 1 Mask SWA output over voltage status event.1                                                                                                                |
|                     |                    |           | Not assert GSI_n output signal.                                                                                                                              |
|                     |                    |           | Mask SWB output over voltage status event. Only applicable if R4F[0]='0'.                                                                                    |
|                     |                    |           | 0 Do Not Mask SWB output over voltage status event.                                                                                                          |
| b6                  | MSK_SWB_OV_STATUS  | RW        | 1 Mask SWB output over voltage status event.1                                                                                                                |
|                     |                    |           | Not assert GSI_n output signal.                                                                                                                              |
|                     |                    |           | Mask SWC output over voltage status event.                                                                                                                   |
|                     |                    | RW        | 0 Do Not Mask SWC output over voltage status event.                                                                                                          |
| b5                  | MSK_SWC_OV_STATUS  |           | 1 Mask SWC output over voltage status event.1                                                                                                                |
|                     |                    |           | Not assert GSI_n output signal.                                                                                                                              |
|                     |                    |           | Mask SWD output over voltage status event.                                                                                                                   |
|                     |                    |           | 0 Do Not Mask SWD output over voltage status event.                                                                                                          |
| b4                  | MSK_SWD_OV_STATUS  | RW        | 1 Mask SWD output over voltage status event.1                                                                                                                |
|                     |                    |           | Not assert GSI_n output signal.                                                                                                                              |
|                     | WOV 250 5220       |           | Mask Packet Error Code Status event. Only applicable when PMIC is in I3C Basic Mode. This Mask register only masks the GSI_n output. Does not apply to IBI.  |
| b3                  | MSK_PEC_ERROR      | RW        | 0 Do Not Mask PEC error status event.                                                                                                                        |
|                     | O                  |           | 1 Mask PEC error status.                                                                                                                                     |
|                     |                    | 5111      | Mask T Bit Parity Error Status event. Only applicable when PMIC is in I3C Basic Mode. This Mask register only masks the GSI_n output. Does not apply to IBI. |
| b2                  | MSK_PARITY_ERROR   | RW        | 0 Do Not Mask Parity error status event.                                                                                                                     |
|                     |                    |           | 1 Mask Parity error status.                                                                                                                                  |
| b1 ~ b0             | Reserved           | RV        | Reserved.                                                                                                                                                    |



# Table 94. R18 (Sheet 1 of 2)

| Address<br>Default: | : 18H<br>00000000B  |           |                                                                                                                                                                                                                                                                   |
|---------------------|---------------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Data Bit            | Data Name           | Attribute | Function Description                                                                                                                                                                                                                                              |
| b7                  | MSK_SWA_OCW_STATUS  | RW        | Mask SWA output current limiter warning status event.  Do Not Mask SWA output current limiter warning status event.  Mask SWA output current limiter warning status event.  Not assert GSI_n output signal.                                                       |
| b6                  | MSK_SWB_OCW_STATUS  | RW        | Mask SWB output current limiter warning status event. This register is regardless of the setting in R4F[0].  Do Not Mask SWB output current limiter warning status event.  Mask SWB output current limiter warning status event.  Not assert GSI_n output signal. |
| b5                  | MSK_SWC_OCW_STATUS  | RW        | Mask SWC output current limiter warning status event.  Do Not Mask SWC output current limiter warning status event.  Mask SWC output current limiter warning status event.  Not assert GSI_n output signal.                                                       |
| b4                  | MSK_SWD_OCW_STATUS  | RW        | Mask SWD output current limiter warning status event.  Do Not Mask SWD output current limiter warning status event.  Mask SWD output current limiter warning status event.  Not assert GSI_n output signal.                                                       |
| b3                  | MSK_SWA_UVLO_STATUS | RW        | Mask SWA under voltage lockout status event.  Do Not Mask SWA output under voltage lockout status event.  Mask SWA output under voltage lockout status event.  Not assert GSI_n output signal.                                                                    |
| b2                  | MSK_SWB_UVLO_STATUS | RW        | Mask SWA under voltage lockout status event.  Do Not Mask SWB output under voltage lockout status event.  Mask SWB output under voltage lockout status event.  Not assert GSI_n output signal.                                                                    |
| b1                  | MSK_SWC_UVLO_STATUS | RV        | Mask SWC under voltage lockout status event.  Do Not Mask SWC output under voltage lockout status event.  Mask SWC output under voltage lockout status event.  Not assert GSI_n output signal.                                                                    |



### Table 94. R18 (Sheet 2 of 2)

|          | Address: 18H<br>Default: 0000000B |           |        |                                                            |  |  |  |  |
|----------|-----------------------------------|-----------|--------|------------------------------------------------------------|--|--|--|--|
| Data Bit | Data Name                         | Attribute |        | Function Description                                       |  |  |  |  |
|          | MSK_SWD_UVLO_STATUS               | RV        | Mask S | SWD under voltage lockout status event.                    |  |  |  |  |
|          |                                   |           | 0      | Do Not Mask SWD output under voltage lockout status event. |  |  |  |  |
| b0       |                                   |           | 1      | Mask SWD output under voltage lockout status event.1       |  |  |  |  |
|          |                                   |           | 1.     | Not assert GSI_n output signal.                            |  |  |  |  |

**Table 95. R19** 

| Address:<br>Default: ( | 19H<br>00000100B |           | _@                                                                                  |  |  |  |
|------------------------|------------------|-----------|-------------------------------------------------------------------------------------|--|--|--|
| Data Bit               | Data Name        | Attribute | Function Description                                                                |  |  |  |
| b7 ~ b5                | Reserved         | RV        | Reserved.                                                                           |  |  |  |
|                        |                  |           | Mask VIN_MGMT input supply Power Good status in Switchover Mode only.               |  |  |  |
|                        | MSK VIN MGMT     |           | Do Not Mask VIN_MGMT input power supply power good status event in switchover mode. |  |  |  |
| b4                     | PG_SWOVER_MODE   | RW        | 1 Mask VIN_MGMT input power supply power good status event in switchover mode.1     |  |  |  |
|                        |                  |           | Not assert GSI_n output signal.                                                     |  |  |  |
|                        |                  |           | Mask VBIAS output or VIN_BULK input Under-Voltage Lockout event.                    |  |  |  |
|                        | MSK_VBIAS_UVLO_  | RW        | Do Not Mask VBIAS output or VIN_BULK input under voltage lockout event.             |  |  |  |
| b3                     | STATUS           |           | Mask VBIAS output or VIN_BULK input under voltage lockout event.1                   |  |  |  |
|                        |                  |           | Not assert GSI_n output signal.                                                     |  |  |  |
|                        |                  |           | Mask VLDO_1.0V LDO output power good status event.                                  |  |  |  |
|                        | MSK_LDO1P1_PG_   |           | 0 Do Not Mask VOUT_1.0V output power good status event.                             |  |  |  |
| b2                     | STATUS           | RW        | 1 Mask VOUT_1.0V output power good status event.1                                   |  |  |  |
|                        | 70               |           | Not assert GSI_n or assert CAMP output signal.                                      |  |  |  |
| b1 ~ b0                | Reserved         | RV        | Reserved.                                                                           |  |  |  |



# 4.6.4 Threshold & Configuration Registers

Table 96. R1A

| Address<br>Default: | : 1AH<br>11000000B |           |                                                                      |                                                                                        |                                               |                                                                        |  |  |  |
|---------------------|--------------------|-----------|----------------------------------------------------------------------|----------------------------------------------------------------------------------------|-----------------------------------------------|------------------------------------------------------------------------|--|--|--|
| Data Bit            | Data Name          | Attribute |                                                                      | Fu                                                                                     | nction Description                            | $\vec{c}$                                                              |  |  |  |
|                     |                    |           | VIN_BULK Input T input supply.                                       | VIN_BULK Input Threshold Voltage for Input Power Good Status for falling input supply. |                                               |                                                                        |  |  |  |
|                     |                    |           | VIN_BULK_PGL_<br>SET                                                 | VIN_BULK<br>th                                                                         | _PGL_ VIN_BULK_F<br>SET                       | PGL_ VIN_BULK_PGL_<br>th                                               |  |  |  |
|                     |                    |           | 000                                                                  | Reserved                                                                               | 100                                           | 6.5V                                                                   |  |  |  |
|                     |                    |           | 001                                                                  | 9.5V                                                                                   | 101                                           | 5.5V                                                                   |  |  |  |
| b7 ~ b5             | VIN_BULK_PGL_SET   | RW        | 010                                                                  | 8.5V                                                                                   | 110                                           | 4.25V                                                                  |  |  |  |
|                     |                    |           | 011                                                                  | 7.5V                                                                                   | 111                                           | Reserved                                                               |  |  |  |
|                     |                    |           | operation.  If VIN_BULK volta internal VR disable sequence is progra | ge continues<br>e and go thro                                                          | s to fall below 4.1 V,<br>ough the preset pow | the PMIC will trigger an er down sequence. This to Config 3 registers. |  |  |  |
| b4                  | Reserved           | RV        | Reserved.                                                            |                                                                                        |                                               |                                                                        |  |  |  |
|                     | VBIAS_PG_SET       | RW        | VBIAS LDO Output Threshold Voltage for Power Good Status.            |                                                                                        |                                               |                                                                        |  |  |  |
| b3                  |                    |           | VBIAS_PG_SET                                                         |                                                                                        | VBIAS_PG_th                                   |                                                                        |  |  |  |
| υS                  |                    |           | 0                                                                    |                                                                                        | .6 V                                          |                                                                        |  |  |  |
|                     |                    |           | 1                                                                    | R                                                                                      | eserved                                       |                                                                        |  |  |  |
|                     |                    |           | VLDO 1.8 V LDO                                                       | Output Thre                                                                            | shold Voltage for Po                          | ower Good Status.                                                      |  |  |  |
|                     |                    |           | LDO1P8_PG                                                            | _SET                                                                                   | LDO1P8_I                                      | PG_th                                                                  |  |  |  |
| b2                  | LDO1P8_PG_SET      | RW        | 0                                                                    |                                                                                        | 6 V                                           |                                                                        |  |  |  |
|                     |                    |           | 1                                                                    | R                                                                                      | eserved                                       |                                                                        |  |  |  |
|                     | 30                 |           | PMIC Switch Regu<br>Only applicable if F                             | -                                                                                      | Power Select - Indi                           | vidual or All switching rails                                          |  |  |  |
| b1                  | PWR_MEAS_FORMAT    | DW        | PWR_MEAS_F                                                           | ORMAT                                                                                  | R0C[7:0] Power                                | Measurement Report                                                     |  |  |  |
| וטו                 | PWR_MEAS_FORMAT    | KVV       | 0                                                                    |                                                                                        | Report individual pov<br>R0D, R0E and R0F     | ver for rail using R0C,                                                |  |  |  |
|                     |                    |           | 1                                                                    | F                                                                                      | Report total power of                         | each rail using R0C                                                    |  |  |  |
|                     |                    |           | VLDO_1.0V LDO                                                        | Output Thres                                                                           | shold Voltage for Po                          | wer Good Status.                                                       |  |  |  |
|                     | <b>k</b>           |           | L DO4B0 BC                                                           | CET                                                                                    |                                               |                                                                        |  |  |  |
|                     |                    |           | LDO1P0_PG                                                            | -SEI                                                                                   | LDO1P0_I                                      | PG_th                                                                  |  |  |  |
| b0                  | LDO1P0_PG_SET      | RW        | 0                                                                    |                                                                                        | 0% from the setting                           |                                                                        |  |  |  |



## Table 97. R1B

| : 1BH<br>00000101B                     |                                                                        |                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|----------------------------------------|------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Data Name                              | Attribute                                                              |                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Function I           | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                                        |                                                                        | VIN_BULK Inpu                                                                                                                | ut Over Volta                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ge Threshol          | d Setting For G                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | SI_n Assertion.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | D14/                                                                   | VIN_BULK                                                                                                                     | _OV_SET                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | ٧                    | IN_BULK_OV                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | _th                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| VIN_BULK_OV_SET                        | RW                                                                     | 0                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 14.5 V               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | , V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                                        |                                                                        | 1                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 16.0 V               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                                        |                                                                        | PMIC output re                                                                                                               | gulator meas                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | urement - C          | urrent or Powe                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | r Meter.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                                        |                                                                        | CUR_PWR_N                                                                                                                    | METER ADO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Measurem             | ent Report in                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R0C, R0D, R0E & R0F                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| CUR_PWR_METER                          | RW                                                                     | 0                                                                                                                            | Rep                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ort Current N        | Measurement in                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | n registers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                                        |                                                                        | 1                                                                                                                            | Rep                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ort Power M          | easurement in                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | registers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                                        |                                                                        | VIN_MGMT Inp                                                                                                                 | out Over Volta                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | age Thresho          | ld Setting For 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | GSI_n Assertion.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                                        |                                                                        | \(\(\)\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\                                                                                       | . 01/ 057                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 1                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 4.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| VIN_MGMT_OV_SET                        | RW                                                                     |                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 1/ >                 | IN_MGM1_OV                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | _tn                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                                        |                                                                        |                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                                        |                                                                        |                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                                        |                                                                        | R17[7:4], R18, and R19[4:2]. Mask register control R2F[1:0] still applies when this bit is set to '1'.                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| MSK_GLOBAL_PG_                         | RW                                                                     | MSK_GLOBAL_PG_STATUS                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                      | CAMP (                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 0171100                                |                                                                        | 0 No                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                      | Masked                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                                        |                                                                        | 1                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Masked               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                                        | 30                                                                     | pin. If disabled,                                                                                                            | this masks C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | SSI_n output         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| GSI_N_ENABLE                           | RW                                                                     | GSI_N_E                                                                                                                      | NALBE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                      | GSI_n pin Sta                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | tus                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                                        |                                                                        | 0                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Disabled             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                                        |                                                                        | 1                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Enabled              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 70                                     |                                                                        | PMIC High Ten                                                                                                                | nperature wa                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | rning thresh         | old setting.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                                        |                                                                        | OTWARN SET                                                                                                                   | OTWR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | AN th                | OTWARN SET                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | OTWARN_th                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| )                                      |                                                                        | 000                                                                                                                          | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                      | 100                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | PMIC temperature ≥ 115°                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| OTWARN SET                             | RW                                                                     | 001                                                                                                                          | PMIC tempera                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ature ≥ 85°C         | 101                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | PMIC temperature ≥ 125°                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| OTWAINI_OLI                            | 1 2 4 4                                                                | 010                                                                                                                          | PMIC tempera                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ature ≥ 95°C         | 110                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | PMIC temperature ≥ 135°                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                                        |                                                                        | 011                                                                                                                          | PMIC tempera                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ature ≥ 105°C        | 111                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                                        | VIN_BULK_OV_SET  CUR_PWR_METER  VIN_MGMT_OV_SET  MSK_GLOBAL_PG_ STATUS | Data Name Attribute   VIN_BULK_OV_SET RW   CUR_PWR_METER RW   VIN_MGMT_OV_SET RW   MSK_GLOBAL_PG_STATUS RW   GSI_N_ENABLE RW | Data Name       Attribute         VIN_BULK_OV_SET       RW         VIN_BULK Inp         VIN_BULK         0         1         PMIC output reg         CUR_PWR_I         0         1         VIN_MGMT Inp         Win_MGMT         0         1         MSK_GLOBAL_PG_STATUS         RW       MSK_GLOB.         0       0         1       Enable GSI_n pin. If disabled. R16, R17[7:4], R18, bit is set to '1'.         MSK_GLOB.       Q         0       1         Enable GSI_n pin. If disabled. R16, R17[7:4], R18, bit is set fo'.1'.         GSI_N_E       Q         0       1         PMIC High Ter         OTWARN_SET       OOO         000       001         010       010 | VIN_BULK_OV_SET   RW | Data Name       Attribute       Function for the product of t | Data Name       Attribute       Function Description         VIN_BULK_OV_SET       VIN_BULK_OV       VIN_BULK_OV         VIN_BULK_OV_SET       VIN_BULK_OV         0       14.5 V         1       16.0 V         PMIC output regulator measurement - Current or Power Current Measurement in Report Image of Power Measurement in Report Power Measurement in Report Power Measurement in Not Measurement in Not Measurement in Not Measurement in Report Power Measurement in Not Measurement |



Table 98. R1C

| Address:<br>Default: ( | : 1CH<br>01100000B |           |                            |                           |                            | . (                       |
|------------------------|--------------------|-----------|----------------------------|---------------------------|----------------------------|---------------------------|
| Data Bit               | Data Name          | Attribute |                            | Function                  | Description                |                           |
|                        |                    |           | SWA output high cur        | rent consumption wa       | rning threshold            | CV.                       |
|                        |                    |           | SWA_CONSUM_<br>WARNING_SET | SWA_CONSUM_<br>WARNING_th | SWA_CONSUM_<br>WARNING_SET | SWA_CONSUM_<br>WARNING_th |
|                        |                    |           | 000000                     | Undefined                 | 100000                     | >4.0A                     |
|                        |                    |           | 000001                     | >0.125A                   | 100001                     | >4.125A                   |
|                        |                    |           | 000010                     | >0.25A                    | 100010                     | >4.25A                    |
|                        |                    |           | 000011                     | >0.375A                   | 100011                     | >4.375A                   |
|                        |                    |           | 000100                     | >0.5A                     | 100100                     | >4.5A                     |
|                        |                    |           | 000101                     | >0.625A                   | 100101                     | >4.625A                   |
|                        |                    |           | 000110                     | >0.75A                    | 100110                     | >4.75A                    |
|                        |                    |           | 000111                     | >0.875A                   | 100111                     | >4.875A                   |
|                        |                    |           | 001000                     | >1.0A                     | 101000                     | >5.0A                     |
|                        |                    |           | 001001                     | >1.125A                   | 101001                     | >5.125A                   |
|                        |                    |           | 001010                     | >1.25A                    | 101010                     | >5.25A                    |
|                        |                    |           | 001011                     | >1.375A                   | 101011                     | >5.375A                   |
|                        |                    |           | 001100                     | >1.5A                     | 101100                     | >5.5A                     |
|                        |                    |           | 001101                     | >1.625A                   | 101101                     | >5.625A                   |
| o7 ~ b2                | SWA_CONSUM_        | RW        | 001110                     | >1.75A                    | 101110                     | >5.75A                    |
|                        | WARNING_SET        |           | 001111                     | >1.875A                   | 101111                     | >5.875A                   |
|                        |                    |           | 010000                     | >2.0A                     | 110000                     | >6.0A                     |
|                        |                    |           | 010001                     | >2.125A                   | 110001                     | >6.125A                   |
|                        |                    |           | 010010                     | >2.25A                    | 110010                     | >6.25A                    |
|                        |                    |           | 010011                     | >2.375A                   | 110011                     | >6.375A                   |
|                        |                    |           | 010100                     | >2.5A                     | 110100                     | >6.5A                     |
|                        |                    |           | 010101                     | >2.625A                   | 110101                     | >6.625A                   |
|                        |                    |           | 010110                     | >2.75A                    | 110110                     | >6.75A                    |
|                        | V                  |           | 010111                     | >2.875A                   | 110111                     | >6.875A                   |
|                        |                    |           | 011000                     | >3.0A                     | 111000                     | >7.0A                     |
|                        | 101                |           | 011001                     | >3.125A                   | 111001                     | >7.125A                   |
|                        | 70                 |           | 011010                     | >3.25A                    | 111010                     | >7.25A                    |
|                        |                    |           | 011011                     | >3.375A                   | 111011                     | >7.375A                   |
|                        | 1                  |           | 011100                     | >3.5A                     | 111100                     | >7.5A                     |
|                        |                    |           | 011101                     | >3.625A                   | 111101                     | >7.625A                   |
|                        |                    |           | 011110                     | >3.75A                    | 111110                     | >7.75A                    |
|                        |                    |           | 011111                     | >3.875A                   | 111111                     | >7.875A                   |
| b1 ~ b0                | Reserved           | RV        | Reserved                   |                           |                            |                           |



Table 99. R1D

| Address: 1DH<br>Default: 01100000B |             |           |                                                                                                                                                                     |                           |                            |                           |  |  |
|------------------------------------|-------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|----------------------------|---------------------------|--|--|
| ata Bit                            | Data Name   | Attribute | Function Description  SWB output high current consumption warning threshold.  For dual phase operation, this register should be configured identically as R1C[7:2]. |                           |                            |                           |  |  |
|                                    |             |           |                                                                                                                                                                     |                           |                            |                           |  |  |
|                                    |             |           | SWB_CONSUM_<br>WARNING_SET                                                                                                                                          | SWB_CONSUM_<br>WARNING_th | SWB_CONSUM_<br>WARNING_SET | SWB_CONSUM_<br>WARNING_th |  |  |
|                                    |             |           | 000000                                                                                                                                                              | Undefined                 | 100000                     | >4.0A                     |  |  |
|                                    |             |           | 000001                                                                                                                                                              | >0.125A                   | 100001                     | >4.125A                   |  |  |
|                                    |             |           | 000010                                                                                                                                                              | >0.25A                    | 100010                     | >4.25A                    |  |  |
|                                    |             |           | 000011                                                                                                                                                              | >0.375A                   | 100011                     | >4.375A                   |  |  |
|                                    |             |           | 000100                                                                                                                                                              | >0.5A                     | 100100                     | >4.5A                     |  |  |
|                                    |             |           | 000101                                                                                                                                                              | >0.625A                   | 100101                     | >4.625A                   |  |  |
|                                    |             |           | 000110                                                                                                                                                              | >0.75A                    | 100110                     | >4.75A                    |  |  |
|                                    |             |           | 000111                                                                                                                                                              | >0.875A                   | 100111                     | >4.875A                   |  |  |
|                                    |             |           | 001000                                                                                                                                                              | >1.0A                     | 101000                     | >5.0A                     |  |  |
|                                    |             |           | 001001                                                                                                                                                              | >1.125A                   | 101001                     | >5.125A                   |  |  |
|                                    |             |           | 001010                                                                                                                                                              | >1.25A                    | 101010                     | >5.25A                    |  |  |
|                                    |             |           | 001011                                                                                                                                                              | >1.375A                   | 101011                     | >5.375A                   |  |  |
|                                    |             |           | 001100                                                                                                                                                              | >1.5A                     | 101100                     | >5.5A                     |  |  |
|                                    | SWB_CONSUM_ |           | 001101                                                                                                                                                              | >1.625A                   | 101101                     | >5.625A                   |  |  |
| 7 ~ b2                             | WARNING SET | RW        | 001110                                                                                                                                                              | >1.75A                    | 101110                     | >5.75A                    |  |  |
|                                    | _           |           | 001111                                                                                                                                                              | >1.875A                   | 101111                     | >5.875A                   |  |  |
|                                    |             |           | 010000                                                                                                                                                              | >2.0A                     | 110000                     | >6.0A                     |  |  |
|                                    |             |           | 010001                                                                                                                                                              | >2.125A                   | 110001                     | >6.125A                   |  |  |
|                                    |             |           | 010010                                                                                                                                                              | >2.25A                    | 110010                     | >6.25A                    |  |  |
|                                    |             |           | 010011                                                                                                                                                              | >2.375A                   | 110011                     | >6.375A                   |  |  |
|                                    |             |           | 010100                                                                                                                                                              | >2.5A                     | 110100                     | >6.5A                     |  |  |
|                                    |             |           | 010101                                                                                                                                                              | >2.625A                   | 110101                     | >6.625A                   |  |  |
|                                    |             |           | 010110                                                                                                                                                              | >2.75A                    | 110110                     | >6.75A                    |  |  |
|                                    | <b>\C</b>   |           | 010111                                                                                                                                                              | >2.875A                   | 110111                     | >6.875A                   |  |  |
|                                    |             |           | 011000                                                                                                                                                              | >3.0A                     | 111000                     | >7.0A                     |  |  |
|                                    | 40          |           | 011001                                                                                                                                                              | >3.125A                   | 111001                     | >7.125A                   |  |  |
|                                    | 70          |           | 011010                                                                                                                                                              | >3.25A                    | 111010                     | >7.25A                    |  |  |
|                                    |             |           | 011011                                                                                                                                                              | >3.375A                   | 111011                     | >7.375A                   |  |  |
|                                    | 1           |           | 011100                                                                                                                                                              | >3.5A                     | 111100                     | >7.5A                     |  |  |
|                                    |             |           | 011101                                                                                                                                                              | >3.625A                   | 111101                     | >7.625A                   |  |  |
|                                    |             |           | 011110                                                                                                                                                              | >3.75A                    | 111110                     | >7.75A                    |  |  |
|                                    |             |           | 011111                                                                                                                                                              | >3.875A                   | 111111                     | >7.875A                   |  |  |
| 1 ~ b0                             | Reserved    | RV        | Reserved                                                                                                                                                            |                           |                            |                           |  |  |



## Table 100. R1E

|             | Address: 1EH Default: 01100000B |           |                            |                           |                            |                           |  |  |  |
|-------------|---------------------------------|-----------|----------------------------|---------------------------|----------------------------|---------------------------|--|--|--|
| Data<br>Bit | Data Name                       | Attribute | Function Description       |                           |                            |                           |  |  |  |
|             |                                 |           | SWC output high cu         | rrent consumption wa      | arning threshold.          |                           |  |  |  |
|             |                                 |           | SWC_CONSUM_<br>WARNING_SET | SWC_CONSUM_<br>WARNING_th | SWC_CONSUM_<br>WARNING_SET | SWC_CONSUM_<br>WARNING_th |  |  |  |
|             |                                 |           | 000000                     | Undefined                 | 100000                     | >4.0A                     |  |  |  |
|             |                                 |           | 000001                     | >0.125A                   | 100001                     | >4.125A                   |  |  |  |
|             |                                 |           | 000010                     | >0.25A                    | 100010                     | >4.25A                    |  |  |  |
|             |                                 |           | 000011                     | >0.375A                   | 100011                     | >4.375A                   |  |  |  |
|             |                                 |           | 000100                     | >0.5A                     | 100100                     | >4.5A                     |  |  |  |
|             |                                 |           | 000101                     | >0.625A                   | 100101                     | >4.625A                   |  |  |  |
|             |                                 |           | 000110                     | >0.75A                    | 100110                     | >4.75A                    |  |  |  |
|             |                                 |           | 000111                     | >0.875A                   | 100111                     | >4.875A                   |  |  |  |
|             |                                 |           | 001000                     | >1.0A                     | 101000                     | >5.0A                     |  |  |  |
|             |                                 |           | 001001                     | >1.125A                   | 101001                     | >5.125A                   |  |  |  |
|             |                                 |           | 001010                     | >1.25A                    | 101010                     | >5.25A                    |  |  |  |
|             |                                 |           | 001011                     | >1.375A                   | 101011                     | >5.375A                   |  |  |  |
|             |                                 |           | 001100                     | >1.5A                     | 101100                     | >5.5A                     |  |  |  |
|             |                                 |           | 001101                     | >1.625A                   | 101101                     | >5.625A                   |  |  |  |
| b7 ~ b2     | SWC_CONSUM_<br>WARNING SET      | RW        | 001110                     | >1.75A                    | 101110                     | >5.75A                    |  |  |  |
|             | WARRINIO_OLI                    |           | 001111                     | >1.875A                   | 101111                     | >5.875A                   |  |  |  |
|             |                                 |           | 010000                     | >2.0A                     | 110000                     | >6.0A                     |  |  |  |
|             |                                 |           | 010001                     | >2.125A                   | 110001                     | >6.125A                   |  |  |  |
|             |                                 |           | 010010                     | >2.25A                    | 110010                     | >6.25A                    |  |  |  |
|             |                                 |           | 010011                     | >2.375A                   | 110011                     | >6.375A                   |  |  |  |
|             |                                 |           | 010100                     | >2.5A                     | 110100                     | >6.5A                     |  |  |  |
|             |                                 |           | 010101                     | >2.625A                   | 110101                     | >6.625A                   |  |  |  |
|             | <b>\C</b>                       |           | 010110                     | >2.75A                    | 110110                     | >6.75A                    |  |  |  |
|             |                                 |           | 010111                     | >2.875A                   | 110111                     | >6.875A                   |  |  |  |
|             | . 0                             |           | 011000                     | >3.0A                     | 111000                     | >7.0A                     |  |  |  |
|             | X                               |           | 011001                     | >3.125A                   | 111001                     | >7.125A                   |  |  |  |
|             |                                 |           | 011010                     | >3.25A                    | 111010                     | >7.25A                    |  |  |  |
|             | 1                               |           | 011011                     | >3.375A                   | 111011                     | >7.375A                   |  |  |  |
|             |                                 |           | 011100                     | >3.5A                     | 111100                     | >7.5A                     |  |  |  |
|             |                                 |           | 011101                     | >3.625A                   | 111101                     | >7.625A                   |  |  |  |
|             |                                 |           | 011110                     | >3.75A                    | 111110                     | >7.75A                    |  |  |  |
|             |                                 |           | 011111                     | >3.875A                   | 111111                     | >7.875A                   |  |  |  |
| b1 ~ b0     | Reserved                        | RV        | Reserved                   |                           |                            |                           |  |  |  |
| טט יי טט    | I NGOCI VEU                     | 17.6      | 1 VOSEI VEU                |                           |                            |                           |  |  |  |



Table 101. R1F

| Address<br>Default: ( | : 1FH<br>01100000B |           |                            |                           |                            | . (                       |
|-----------------------|--------------------|-----------|----------------------------|---------------------------|----------------------------|---------------------------|
| Data Bit              | Data Name          | Attribute |                            | Function I                | Description                |                           |
|                       |                    |           | SWD output high cui        | rrent consumption wa      | arning threshold.          | άV                        |
|                       |                    |           | SWD_CONSUM_<br>WARNING_SET | SWD_CONSUM_<br>WARNING_th | SWD_CONSUM_<br>WARNING_SET | SWD_CONSUM_<br>WARNING_th |
|                       |                    |           | 000000                     | Undefined                 | 100000                     | >4.0A                     |
|                       |                    |           | 000001                     | >0.125A                   | 100001                     | >4.125A                   |
|                       |                    |           | 000010                     | >0.25A                    | 100010                     | >4.25A                    |
|                       |                    |           | 000011                     | >0.375A                   | 100011                     | >4.375A                   |
|                       |                    |           | 000100                     | >0.5A                     | 100100                     | >4.5A                     |
|                       |                    |           | 000101                     | >0.625A                   | 100101                     | >4.625A                   |
|                       |                    |           | 000110                     | >0.75A                    | 100110                     | >4.75A                    |
|                       |                    |           | 000111                     | >0.875A                   | 100111                     | >4.875A                   |
|                       |                    |           | 001000                     | >1.0A                     | 101000                     | >5.0A                     |
|                       |                    |           | 001001                     | >1.125A                   | 101001                     | >5.125A                   |
|                       |                    |           | 001010                     | >1.25A                    | 101010                     | >5.25A                    |
|                       |                    |           | 001011                     | >1.375A                   | 101011                     | >5.375A                   |
|                       |                    |           | 001100                     | >1.5A                     | 101100                     | >5.5A                     |
|                       |                    |           | 001101                     | >1.625A                   | 101101                     | >5.625A                   |
| 7 ~ b2                | SWD_CONSUM_        | RW        | 001110                     | >1.75A                    | 101110                     | >5.75A                    |
| ,, 52                 | WARNING_SET        | 100       | 001111                     | >1.875A                   | 101111                     | >5.875A                   |
|                       |                    |           | 010000                     | >2.0A                     | 110000                     | >6.0A                     |
|                       |                    |           | 010001                     | >2.125A                   | 110001                     | >6.125A                   |
|                       |                    |           | 010010                     | >2.25A                    | 110010                     | >6.25A                    |
|                       |                    |           | 010011                     | >2.375A                   | 110011                     | >6.375A                   |
|                       |                    |           | 010100                     | >2.5A                     | 110100                     | >6.5A                     |
|                       |                    |           | 010101                     | >2.625A                   | 110101                     | >6.625A                   |
|                       |                    |           | 010110                     | >2.75A                    | 110110                     | >6.75A                    |
|                       | <b>SC</b>          |           | 010111                     | >2.875A                   | 110111                     | >6.875A                   |
|                       |                    |           | 011000                     | >3.0A                     | 111000                     | >7.0A                     |
|                       |                    |           | 011001                     | >3.125A                   | 111001                     | >7.125A                   |
|                       | XO                 |           | 011010                     | >3.25A                    | 111010                     | >7.25A                    |
|                       |                    |           | 011011                     | >3.375A                   | 111011                     | >7.375A                   |
|                       | 1                  |           | 011100                     | >3.5A                     | 111100                     | >7.5A                     |
|                       |                    |           | 011101                     | >3.625A                   | 111101                     | >7.625A                   |
|                       |                    |           | 011110                     | >3.75A                    | 111110                     | >7.75A                    |
|                       |                    |           | 011111                     | >3.875A                   | 111111                     | >7.875A                   |
| b1 ~ b0               | Reserved           | RV        | Reserved                   |                           |                            | •                         |



# Table 102. R201 (Sheet 1 of 2)

| Address<br>Default: | : 20H<br>00000000B |           |                                                                     |                                                                 |
|---------------------|--------------------|-----------|---------------------------------------------------------------------|-----------------------------------------------------------------|
| Data Bit            | Data Name          | Attribute | Func                                                                | tion Description                                                |
|                     |                    |           | SWA Output Current Limiter Warnin Low Current PMIC Encoding Definit | g Threshold Setting. (COT Valley current limit) ion (PMIC5010): |
|                     |                    |           | SWA_OCW_SET                                                         | SWA_OCW_th                                                      |
|                     |                    |           | 00                                                                  | 2.0 A                                                           |
|                     |                    |           | 01                                                                  | 2.5 A                                                           |
|                     |                    |           | 10                                                                  | 3.0 A                                                           |
| 7 ~ b6              | SWA_OCW_SET        | RW        | 11                                                                  | 3.5 A                                                           |
| ,, 50               | 0111120112011      | 144       | High Current PMIC Encoding Definit                                  | tion (PMIC5000):                                                |
|                     |                    |           | SWA_OCW_SET                                                         | SWA_OCW_th                                                      |
|                     |                    |           | 00                                                                  | 4.0 A                                                           |
|                     |                    |           | 01                                                                  | 4.5 A                                                           |
|                     |                    |           | 10                                                                  | 5.0 A                                                           |
|                     |                    |           | 11                                                                  | 5.5 A                                                           |
|                     |                    |           |                                                                     |                                                                 |
|                     |                    |           | SWB_OCW_SET                                                         | SWB_OCW_th                                                      |
|                     |                    |           | 00                                                                  | 2.0 A                                                           |
|                     |                    |           | 01                                                                  | 2.5 A                                                           |
|                     |                    | .(        | 10                                                                  | 3.0 A                                                           |
| 5 ~ b4              | SWB_OCW_SET        | RW        | 11                                                                  | 3.5 A                                                           |
|                     |                    | 0         | High Current PMIC Encoding Definition (PMIC5000):                   |                                                                 |
|                     |                    |           | SWB_OCW_SET                                                         | SWB_OCW_th                                                      |
|                     |                    |           |                                                                     | 5112_5511_till                                                  |
|                     |                    |           | 00                                                                  | 4.0 A                                                           |
|                     | 180                |           |                                                                     |                                                                 |
|                     | 7000               |           | 00                                                                  | 4.0 A                                                           |



# Table 102. R201 (Sheet 2 of 2)

| Address<br>Default: | : 20H<br>00000000B |           |                                                                        | . (                                                              |
|---------------------|--------------------|-----------|------------------------------------------------------------------------|------------------------------------------------------------------|
| Data Bit            | Data Name          | Attribute | Fund                                                                   | ction Description                                                |
|                     |                    |           | SWC Output Current Limiter Warnir Low Current PMIC Encoding Definit    | ng Threshold Setting. (COT Valley current limit tion (PMIC5010): |
|                     |                    |           | SWC_OCW_SET                                                            | SWC_OCW_th                                                       |
|                     |                    |           | 00                                                                     | 2.0 A                                                            |
|                     |                    |           | 01                                                                     | 2.5 A                                                            |
|                     |                    |           | 10                                                                     | 3.0 A                                                            |
| 3 ~ b2              | SWC_OCW_SET        | RW        | 11                                                                     | 3.5 A                                                            |
| IS ~ DZ             | SWC_OCW_SET        | RVV       | High Current PMIC Encoding Defini                                      | ition (PMIC5000):                                                |
|                     |                    |           | SWC_OCW_SET                                                            | SWC_OCW_th                                                       |
|                     |                    |           | 00                                                                     | 4.0 A                                                            |
|                     |                    |           | 01                                                                     | 4.5 A                                                            |
|                     |                    |           | 10                                                                     | 5.0 A                                                            |
|                     |                    |           | 11                                                                     | 5.5 A                                                            |
|                     |                    |           | SWD Output Current Limiter Warnir<br>Low Current PMIC Encoding Definit | ng Threshold Setting. (COT Valley current limit tion (PMIC5010): |
|                     |                    |           | SWD_OCW_SET                                                            | SWD_OCW_th                                                       |
|                     |                    |           | 00                                                                     | 2.0 A                                                            |
|                     |                    |           | 01                                                                     | 2.5 A                                                            |
|                     |                    |           | 10                                                                     | 3.0 A                                                            |
| 1 ~ b0              | SWD_OCW_SET        | RW        | 11                                                                     | 3.5 A                                                            |
| ) 1 ~ DU            | SWD_OCW_SET        | KVV       | High Current PMIC Encoding Defini                                      | ition (PMIC5000):                                                |
|                     |                    |           |                                                                        |                                                                  |
|                     |                    | 0,        | SWD_OCW_SET                                                            | SWD_OCW_th                                                       |
|                     | ~                  |           | SWD_OCW_SET                                                            | SWD_OCW_th                                                       |
|                     | 25                 | ,<br>Q,   |                                                                        |                                                                  |
|                     | , ecc              | ,<br>(Q,  | 00                                                                     | 4.0 A                                                            |

<sup>1.</sup> At first power on, this register is automatically configured to be identical to R50 by the PMIC on its own.



#### Table 103. R21<sup>1</sup>

|          | Address: 21H Default: 01111000B |           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
|----------|---------------------------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Data Bit | Data Name                       | Attribute | Function Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| b7 ~ b1  | SWA_VSET                        | RW        | SWA Output Regulator Voltage setting. If R2B[5]=1'b0: SWA Voltage=R21[7:1] * 5mV + 800mV. (Default: R21[7:1]=7'b0111100, SWA=1100mV) If R2B[5]=1'b1: SWA Voltage=R21[7:1] * 5mV + 600mV. (Default: R21[7:1]=7'b0111100, SWA=900mV) PMIC guarantees the efficiency spec and all electrical characteristics spec within a range of 1050mV to 1160mV. After VR is enabled, the host may update this register to any new setting that it may desire. However, to prevent triggering false error, the PMIC internally will increase the SWA output voltage setting by 5 mV at a time. The time that it takes for the PMIC to adjust the output voltage is 5 $\mu$ s for each 5 mV increment. The host must wait sufficient time for the PMIC to adjust to the final value. As an example, if the host adjusts the output voltage by 50 mV from the original voltage, the host must wait minimum of 50 $\mu$ s before the PMIC can guarantee the new output voltage. |  |  |
| b0       | SWA_PGL_SET                     | RW        | SWA Output Threshold Low Side Voltage For Power Good Status.  SWA_PGL_SET  0  -5% from the setting in R21[7:1]  1  -7.5% from the setting in R21[7:1]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |

<sup>1.</sup> At first power on, this register is automatically configured to be identical to R45 by the PMIC on its own. If required, Host must update the settings in register R21[0], R22 and R20[7:6] first prior to updating the settings in the register R21[7:1].

Table 104. R22<sup>1</sup> (Sheet 1 of 2)

| Data Bit            | Data Name    | Attribute |                                    | Function Description               |
|---------------------|--------------|-----------|------------------------------------|------------------------------------|
|                     |              |           | SWA Output Threshold High S        | ide Voltage For Power Good Status. |
|                     |              |           | SWA_PGH_SET                        | SWA_PGH_th                         |
| b7 ~ b6 SWA_PGH_SET | SWA DOLL SET | DW        | 00                                 | +5% from the setting in R21[7:1]   |
|                     | ) IXVV       | 01        | +7.5% from the setting in R21[7:1] |                                    |
|                     |              | 10        | +10% from the setting in R21[7:1]  |                                    |
|                     |              | 11        | Reserved                           |                                    |



## Table 104. R221 (Sheet 2 of 2)

| Address:<br>Default: | : 22H<br>01100000B |           |                                                                          |                                                                | . (                   |
|----------------------|--------------------|-----------|--------------------------------------------------------------------------|----------------------------------------------------------------|-----------------------|
| Data Bit             | Data Name          | Attribute |                                                                          | Function Description                                           |                       |
|                      |                    |           | SWA Output Regulator Thresholdship Setting must be higher that R22[7:6]. | old for Over-Voltage Status.<br>n Power Good High Side Voltage | e threshold in        |
|                      |                    |           | SWA_OV_SET                                                               | SWA_OV_th                                                      |                       |
| b5 ~ b4              | SWA_OV_SET         | RW        | 00                                                                       | +7.5% from the setting in R21[7                                | 7:1]                  |
|                      |                    |           | 01                                                                       | +10.0% from the setting in R21                                 | [7:1]                 |
|                      |                    |           | 10                                                                       | +12.5% from the setting in R21                                 | [7:1]                 |
|                      |                    |           | 11                                                                       | Reserved                                                       |                       |
|                      | b3 ~ b2 SWA UV SET | T RW      | SWA Output Regulator Threshold for Under-Voltage Lockout Status.         |                                                                |                       |
|                      |                    |           | SWA_UV_SET                                                               | SWA_UV_th                                                      |                       |
| b3 ~ b2              |                    |           | 00                                                                       | -10% from the setting in R21[7:                                | :1]                   |
| 00 02                | 000A_00_0L1        |           | 01                                                                       | -12.5% from the setting in R21[                                | [7:1]                 |
|                      |                    |           | 10                                                                       | Reserved                                                       |                       |
|                      |                    |           | 11                                                                       | Reserved                                                       |                       |
|                      |                    |           | SWA Output Regulator Soft Sto<br>buck regulator to go from stead         | op Time after VR Disable. This is<br>y state voltage to 0 V.   | the time it takes for |
|                      |                    |           | SWA_SSTOP_TIME                                                           | SSTOP_TIME                                                     |                       |
| b1 ~ b0              | SWA_SSTOP_<br>TIME | RW        | 00                                                                       | 0.5 ms                                                         |                       |
|                      | THVIE              |           | 01                                                                       | 1 ms                                                           |                       |
|                      |                    |           | 10                                                                       | 2 ms                                                           |                       |
|                      |                    |           | 11                                                                       | 4 ms                                                           |                       |

<sup>1.</sup> At first power on, this register is automatically configured to be identical to R46 by the PMIC on its own. If required, Host must update the settings in register R21[0], R22 and R20[7:6] first prior to updating the settings in the register R21[7:1].



### Table 105. R231

|          | Address: 23H Default: 01111000B |           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                  |  |
|----------|---------------------------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|--|
| Data Bit | Data Name                       | Attribute |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Function Description                                                             |  |
| b7 ~ b1  | SWB_VSET                        | RW        | SWB Output Regulator Voltage setting. Only applicable if R4F[0]='0'. If R2B[4]=1'b0: SWB Voltage=R23[7:1] * 5mV + 800mV. (Default: R23[7:1]=7'b0111100, SWB=1100mV)  If R2B[4]=1'b1: SWB Voltage=R23[7:1] * 5mV + 600mV. (Default: R23[7:1]=7'b0111100, SWB=900mV)  PMIC guarantees efficiency spec and all electrical characteristics spec within a roof 1050mV to 1160mV  After VR is enabled, the host may update this register to any new setting that it rodesire. However, to prevent triggering false error, the PMIC internally will increase SWB output voltage setting by 10mV at a time. The time it takes for the PMIC to adjust the output voltage is 5µs for each 5mV increment. The host must wait suffit time for the PMIC to adjust to the final value. As an example, if the host adjusts to output voltage by 50mV from the original voltage, the host must wait minimum of before the PMIC can guarantee the new output voltage. |                                                                                  |  |
| b0       | SWB_PGL_SET                     | RW        | SWB Output Threshold Low Sic R4F[0]='0'  SWB_PGL_SET  0  1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | SWB_PGL_th  -5% from the setting in R23[7:1]  -7.5% from the setting in R23[7:1] |  |

<sup>1.</sup> At first power on, this register is automatically configured to be identical to R47 by the PMIC on its own. If required, the host must update the settings in register R23[0], R24 and R20[5:4] first prior to updating the settings in the register R23[7:1].

Table 106. R24<sup>1</sup> (Sheet 1 of 2)

| Address:<br>Default: ( | 24H<br>01100000B | .(        |                                                                                           |                                    |
|------------------------|------------------|-----------|-------------------------------------------------------------------------------------------|------------------------------------|
| Data Bit               | Data Name        | Attribute |                                                                                           | Function Description               |
|                        |                  | O         | SWB Output Threshold High Side Voltage For Power Good Status. Only applicable R4F[0]='0'. |                                    |
|                        |                  |           | SWB_PGH_SET                                                                               | SWB_PGH_th                         |
| b7 ~ b6                | SWB_PGH_SET      | RW        | 00                                                                                        | +5% from the setting in R23[7:1]   |
|                        | X                |           | 01                                                                                        | +7.5% from the setting in R23[7:1] |
|                        |                  |           | 10                                                                                        | +10% from the setting in R23[7:1]  |
|                        | )                |           | 11                                                                                        | Reserved                           |



## Table 106. R241 (Sheet 2 of 2)

|          | Address: 24H Default: 01100000B |           |                                                         |                                                                                                              |  |
|----------|---------------------------------|-----------|---------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|--|
| Data Bit | Data Name                       | Attribute |                                                         | Function Description                                                                                         |  |
|          |                                 |           |                                                         | eshold. Only applicable if R4F[0]='0'.  n Power Good High Side Voltage threshold in                          |  |
|          |                                 |           | SWB_OV_SET                                              | SWB_OV_th                                                                                                    |  |
| b5 ~ b4  | SWB_OV_SET                      | RW        | 00                                                      | +7.5% from the setting in R23[7:1]                                                                           |  |
|          |                                 |           | 01                                                      | +10% from the setting in R23[7:1]                                                                            |  |
|          |                                 |           | 10                                                      | +12.5% from the setting in R23[7:1]                                                                          |  |
|          |                                 |           | 11                                                      | Reserved                                                                                                     |  |
|          |                                 |           | SWB Output Regulator Thresholif R4F[0]='0'.  SWB_UV_SET | old for Under-Voltage Lockout Status. Only applicable  SWB_UV_th                                             |  |
| b3 ~ b2  | SWB_UV_SET                      | RW        | 00                                                      | -10% from the setting in R23[7:1]                                                                            |  |
|          |                                 |           | 01                                                      | -12.5% from the setting in R23[7:1]                                                                          |  |
|          |                                 |           | 10                                                      | Reserved                                                                                                     |  |
|          |                                 |           | 11                                                      | Reserved                                                                                                     |  |
|          |                                 |           | buck regulator to go from stead                         | p Time after VR Disable. This is the time it takes for y state voltage to 0 V. Only applicable if R4F[0]='0. |  |
|          |                                 |           | SWB_SSTOP_TIME                                          | SSTOP_TIME                                                                                                   |  |
| b1 ~ b0  | SWB_SSTOP_T                     | RW        | 00                                                      | 0.5 ms                                                                                                       |  |
|          |                                 |           | 01                                                      | 1 ms                                                                                                         |  |
|          |                                 |           | 10                                                      | 2 ms                                                                                                         |  |
|          |                                 | - 4       | 11                                                      | 4 ms                                                                                                         |  |

<sup>1.</sup> At first power on, this register is automatically configured to be identical to R48 by the PMIC on its own. If required, the host must update the settings in register R23[0], R24 and R20[5:4] first prior to updating the settings in the register R23[7:1].



## Table 107. R25<sup>1</sup>

| Address: 25H Default: 01111000B |                 |           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                               |
|---------------------------------|-----------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|
| Data Bit                        | Data Name       | Attribute | Function Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                               |
| b7 ~ b1                         | SWC_VSET        | RW        | SWC Output Regulator Voltage setting.  If R2B[3]=1'b0: SWC Voltage=R25[7:1] * 5mV + 800mV.  (Default: R25[7:1]=7'b0111100, SWC=1100mV)  If R2B[3]=1'b1: SWC Voltage=R25[7:1] * 5mV + 600mV.  (Default: R25[7:1]=7'b0111100, SWC=900mV)  PMIC guarantees the efficiency spec and all electrical characteristics spec within range of 1050mV to 1160mV.  After VR is enabled, the host may update this register to any new setting that it in desire. However, to prevent triggering false error, the PMIC internally will increase SWC output voltage setting by 5mV at a time. The time it takes for the PMIC to act the output voltage is 5μs for each 5mV increment. The host must wait sufficient the PMIC to adjust to the final value. As an example, if the host adjusts the output voltage by 50mV from the original voltage, the host must wait minimum of 50μs be the PMIC can guarantee the new output voltage. |                                               |
| b0                              | LO CIMO DOL CET |           | SWC Output Threshold Low Sid                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | de Voltage For Power Good Status.  SWC_PGL_th |
| 50                              | SWC_PGL_SET     | RW        | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | -5% from the setting in R25[7:1]              |
|                                 |                 |           | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | -7.5% from the setting in R25[7:1]            |

<sup>1.</sup> At first power on, this register is automatically configured to be identical to R49 by the PMIC on its own. If required, the host must update the settings in register R25[0], R26 and R20[3:2] first prior to updating the settings in the register R25[7:1].



### Table 108. R261

| Address: 26H<br>Default: 01100000B |              |           |                                                                  |                                                          |                          |
|------------------------------------|--------------|-----------|------------------------------------------------------------------|----------------------------------------------------------|--------------------------|
| Data Bit                           | Data Name    | Attribute |                                                                  | Function Description                                     |                          |
|                                    |              |           | SWC Output Threshold High Si                                     | de Voltage For Power Good Sta                            | atus.                    |
|                                    |              |           | SWC_PGH_SET                                                      | SWC_PGH_th                                               | 00                       |
| h <b>7</b> h0                      | OWO DOLL OFT | DW        | 00                                                               | +5% from the setting in R25[7:                           | 1]                       |
| b7 ~ b6                            | SWC_PGH_SET  | RW        | 01                                                               | +7.5% from the setting in R25[                           | 7:1]                     |
|                                    |              |           | 10                                                               | +10% from the setting in R25[7                           | 7:1]                     |
|                                    |              |           | 11                                                               | Reserved                                                 |                          |
|                                    |              |           | SWC Output Regulator Thresho                                     | old for Over-Voltage Status.                             |                          |
|                                    |              |           | This setting must be higher than                                 | n Power Good High Side Voltage                           | e threshold in R26[7:6]. |
|                                    |              |           | SWC_OV_SET                                                       | SWC_OV_th                                                |                          |
| b5 ~ b4                            | SWC_OV_SET   | RW        | 00                                                               | +7.5% from the setting in R25[                           | 7:1]                     |
|                                    |              |           | 01                                                               | +10% from the setting in R25[7                           | 7:1]                     |
|                                    |              |           | 10                                                               | +12.5% from the setting in R25                           | 5[7:1]                   |
|                                    |              |           | 11                                                               | Reserved                                                 |                          |
|                                    |              | RW        | SWC Output Regulator Threshold for Under-Voltage Lockout Status. |                                                          |                          |
|                                    |              |           | SWC_UV_SET                                                       | SWC_UV_th                                                |                          |
|                                    | 0000 100 057 |           | 00                                                               | -10% from the setting in R25[7                           | :1]                      |
| b3 ~ b2                            | SWC_UV_SET   |           | 01                                                               | -12.5% from the setting in R25                           | [7:1]                    |
|                                    |              |           | 10                                                               | Reserved                                                 |                          |
|                                    |              |           | 11                                                               | Reserved                                                 |                          |
|                                    |              | ~ (       | SWC Output Regulator Soft Sto<br>buck regulator to go from stead | op Time after VR Disable. This is y state voltage to 0V. | s the time it takes for  |
|                                    |              |           | SWC_SSTOP_TIME                                                   | SSTOP_TIME                                               |                          |
| b1 ~ b0                            | SWC_SSTOP_   | RW        | 00                                                               | 0.5 ms                                                   |                          |
|                                    | TIME         |           | 01                                                               | 1 ms                                                     |                          |
|                                    | _()          |           | 10                                                               | 2 ms                                                     |                          |
| İ                                  | 10           |           | 11                                                               | 4 ms                                                     |                          |

<sup>1.</sup> At first power on, this register is automatically configured to be identical to R4A by the PMIC on its own. If required, the host must update the settings in register R25[0], R26 and R20[3:2] first prior to updating the settings in the register R25[7:1].



### Table 109. R271

| Address: 27H Default: 01111000B |                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
|---------------------------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Data Name                       | Attribute           | Function Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| SWD_VSET                        | RW                  | SWD Output Regulator Voltage setting.  If R2B[0]=1'b0: SWD Voltage=R27[7:1] * 5mV + 1500mV.  (Default: R27[7:1]=7'b0111100, SWD=1800mV)  If R2B[0]=1'b1: SWD Voltage=R27[7:1] * 5mV + 2200mV.  (Default: R27[7:1]=7'b0111100, SWD=2500mV)  PMIC guarantees efficiency spec and all electrical characteristics spec within a ra of 1750mV to 1850mV.  After VR is enabled, the host may update this register to any new setting that it in desire. However, to prevent triggering false error, the PMIC internally will increase SWD output voltage setting by 5 mV at a time. The time it takes for the PMIC to at the output voltage is 5 µs for each 5 mV increment. The host must wait sufficient for the PMIC to adjust to the final value. As an example, if the host adjusts the or voltage by 50 mV from the original voltage, the host must wait minimum of 50 µs before the PMIC can guarantee the new output voltage. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| b0 SWD PGL SET                  |                     | SWD_PGL_SET                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | SWD_PGL_th                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
|                                 |                     | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | -5% from the setting in R27[7:1] -7.5% from the setting in R27[7:1]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
|                                 | Data Name  SWD_VSET | Data Name Attribute                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Data Name Attribute  SWD Output Regulator Voltage If R2B[0]=1'b0: SWD Voltage=If (Default: R27[7:1]=7'b0111100 If R2B[0]=1'b1: SWD Voltage=If (Default: R27 |  |

<sup>1.</sup> At first power on, this register is automatically configured to be identical to R4B by the PMIC on its own. If required, the host must update the settings in register R27[0], R28 and R20[1:0]first prior to updating the settings in the register R27[7:1].

Table 110. R281 (Sheet 1 of 2)

| Address: 28H Default: 01100000B |              |           |                                    |                                    |
|---------------------------------|--------------|-----------|------------------------------------|------------------------------------|
| Data Bit                        | Data Name    | Attribute | F                                  | unction Description                |
|                                 |              | -1        | SWD Output Threshold High S        | ide Voltage For Power Good Status. |
|                                 |              | 9         | SWD_PGH_SET                        | SWD_PGH_th                         |
| h7 hC                           | CWD DOLL OFT | DVA       | 00                                 | +5% from the setting in R27[7:1]   |
| b7 ~ b6 SWD_PGH_SET             | RW           | 01        | +7.5% from the setting in R27[7:1] |                                    |
|                                 |              |           | 10                                 | +10% from the setting in R27[7:1]  |
|                                 |              |           | 11                                 | Reserved                           |



## Table 110. R281 (Sheet 2 of 2)

| Address: 28H Default: 01100000B |                |           |                                                                          |                                                                |                   |  |  |
|---------------------------------|----------------|-----------|--------------------------------------------------------------------------|----------------------------------------------------------------|-------------------|--|--|
| Data Bit                        | Data Name      | Attribute | Function Description                                                     |                                                                |                   |  |  |
|                                 |                |           | SWD Output Regulator Thresholdship Setting must be higher that R28[7:6]. | old for Over-Voltage Status.<br>n Power Good High Side Voltage | e threshold in    |  |  |
|                                 |                |           | SWD_OV_SET                                                               | SWD_OV_th                                                      |                   |  |  |
| b5 ~ b4                         | SWD_OV_SET     | RW        | 00                                                                       | +7.5% from the setting in R27[7                                | 7:1]              |  |  |
|                                 |                |           | 01                                                                       | +10% from the setting in R27[7                                 | :1]               |  |  |
|                                 |                |           | 10                                                                       | +12.5% from the setting in R27                                 | [7:1]             |  |  |
|                                 |                |           | 11                                                                       | Reserved                                                       |                   |  |  |
|                                 | SWD_UV_SET     |           | SWD Output Regulator Threshold for Under-Voltage Lockout Status.         |                                                                |                   |  |  |
|                                 |                | RW        | SWD_UV_SET                                                               | SWD_UV_th                                                      |                   |  |  |
| b3 ~ b2                         |                |           | 00                                                                       | -10% from the setting in R27[7:                                | 1]                |  |  |
| 03 ~ 02                         |                |           | 01                                                                       | -12.5% from the setting in R27[                                | 7:1]              |  |  |
|                                 |                |           | 10                                                                       | Reserved                                                       |                   |  |  |
|                                 |                |           | 11                                                                       | Reserved                                                       |                   |  |  |
|                                 |                |           | SWD Output Regulator Soft Storer buck regulator to go from storer        | op Time after VR Disable. This is eady state voltage to 0 V.   | the time it takes |  |  |
|                                 |                |           | SWD_SSTOP_TIME                                                           | SSTOP_TIME                                                     |                   |  |  |
| b1 ~ b0                         | SWD_SSTOP_TIME | RW        | 00                                                                       | 1 ms                                                           |                   |  |  |
|                                 | <del>_</del>   |           | 01                                                                       | 2 ms                                                           |                   |  |  |
|                                 |                |           | 10                                                                       | 4 ms                                                           |                   |  |  |
|                                 |                | .0        | 11                                                                       | 8 ms                                                           |                   |  |  |

<sup>1.</sup> At first power on, this register is automatically configured to be identical to R4C by the PMIC on its own. If required, the host must update the settings in register R27[0], R28 and R20[1:0]first prior to updating the settings in the register R27[7:1].



Table 111. R291

| Address<br>Default: | : 29H<br>10011001B |           |                                      | . (                                                                 |  |  |
|---------------------|--------------------|-----------|--------------------------------------|---------------------------------------------------------------------|--|--|
| Data Bit            | Data Name          | Attribute |                                      | Function Description                                                |  |  |
|                     |                    |           | SWA output regulator mode selection. |                                                                     |  |  |
|                     |                    |           | SWA_MODE_SELECT                      | SWA Switching Mode                                                  |  |  |
|                     |                    |           | 00                                   | Reserved                                                            |  |  |
| b7 ~ b6             | SWA_MODE_SELECT    | RW        | 01                                   | Reserved                                                            |  |  |
|                     |                    |           | 10                                   | COT (Constant On Time);<br>DCM (Discontinuous Conduction Mode)      |  |  |
|                     |                    |           | 11                                   | COT (Constant on Time);<br>FCCM (Forced Continuous Conduction Mode) |  |  |
|                     |                    |           | SWA output regulator switch          | hing frequency.                                                     |  |  |
|                     | SWA_FREQ           |           | SWA_FREQ                             | Switching Frequency                                                 |  |  |
|                     |                    |           | 00                                   | 500 kHz                                                             |  |  |
| o5 ~ b4             |                    | RW        | 01                                   | 750 kHz                                                             |  |  |
|                     |                    |           | 10                                   | 1000 kHz                                                            |  |  |
|                     |                    |           | 11                                   | 1250 kHz                                                            |  |  |
|                     |                    |           | SWB output regulator mode            | e selection. Only applicable if R4F[0] = '0'.                       |  |  |
|                     |                    |           | SWB_MODE_SELECT                      | SWB Switching Mode                                                  |  |  |
|                     |                    |           | 00                                   | Reserved                                                            |  |  |
| o3 ~ b2             | SWB_MODE_SELECT    | RW        | 01                                   | Reserved                                                            |  |  |
|                     |                    |           | 10                                   | COT; DCM                                                            |  |  |
|                     |                    |           | 11                                   | COT; FCCM                                                           |  |  |
|                     |                    | 30        | SWB switching frequency s            | etting. Only applicable if R4F[0] = '0'.                            |  |  |
|                     |                    |           | SWB_FREQ                             | Switching Frequency                                                 |  |  |
|                     |                    |           | 00                                   | 500 kHz                                                             |  |  |
| o1 ~ b0             | SWB_FREQ           | RW        | 01                                   | 750 kHz                                                             |  |  |
|                     | 20,                |           | 10                                   | 1000 kHz                                                            |  |  |
|                     | 70                 |           | 11                                   | 1250 kHz                                                            |  |  |

<sup>1.</sup> At first power on, this register is automatically configured to be identical to R4D by the PMIC on its own. If required, the host must adjust this register first before issuing VR Enable command by setting R32[7]='1'.



### **Table 112. R2A<sup>1</sup>**

| Address: 2AH<br>Default: 10011001B |                 |           |                                      |                     |  |  |  |
|------------------------------------|-----------------|-----------|--------------------------------------|---------------------|--|--|--|
| Data Bit                           | Data Name       | Attribute | Fu                                   | nction Description  |  |  |  |
|                                    |                 |           | SWC output regulator mode selection. |                     |  |  |  |
|                                    |                 |           | SWC_MODE_SELECT                      | SWC Switching Mode  |  |  |  |
| h7 hC                              | CWC MODE CELECT | DW        | 00                                   | Reserved            |  |  |  |
| b7 ~ b6                            | SWC_MODE_SELECT | RW        | 01                                   | Reserved            |  |  |  |
|                                    |                 |           | 10                                   | COT; DCM            |  |  |  |
|                                    |                 |           | 11                                   | COT; FCCM           |  |  |  |
|                                    |                 |           | SWC output regulator switching       | g frequency.        |  |  |  |
|                                    |                 |           | SWC_FREQ                             | Switching Frequency |  |  |  |
|                                    | SWC_FREQ        | DIM       | 00                                   | 500 kHz             |  |  |  |
| 5 ~ b4                             |                 | RW        | 01                                   | 750 kHz             |  |  |  |
|                                    |                 |           | 10                                   | 1000 kHz            |  |  |  |
|                                    |                 |           | 11                                   | 1250 kHz            |  |  |  |
|                                    |                 |           | SWD output regulator mode se         | election.           |  |  |  |
|                                    |                 |           | SWD_MODE_SELECT                      | SWD Switching Mode  |  |  |  |
| b3 ~ b2                            | SWD_MODE_SELECT | RW        | 00                                   | Reserved            |  |  |  |
| )3 ~ DZ                            | SWD_WODE_SELECT | TXVV      | 01                                   | Reserved            |  |  |  |
|                                    |                 |           | 10                                   | COT; DCM            |  |  |  |
|                                    |                 |           | 11                                   | COT; FCCM           |  |  |  |
|                                    |                 |           | SWD output regulator switching       | g frequency.        |  |  |  |
|                                    |                 | 0         | SWD_FREQ                             | Switching Frequency |  |  |  |
| h1 - h0                            | SWD EDEO        |           | 00                                   | 500 kHz             |  |  |  |
| o1 ~ b0                            | SWD_FREQ        | RW        | 01                                   | 750 kHz             |  |  |  |
|                                    |                 |           | 10                                   | 1000 kHz            |  |  |  |
|                                    |                 |           | 11                                   | 1250 kHz            |  |  |  |

<sup>1.</sup> At first power on, this register is automatically configured to be identical to R4E by the PMIC on its own. If required, the host must adjust this register first before issuing VR Enable command by setting R32[7]='1'.



# Table 113. R2B1 (Sheet 1 of 2)

| Address<br>Default: | : 2BH<br>01000010B |           |                                                                                                                                                                                                                                                                |              |                                                       |  |  |
|---------------------|--------------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-------------------------------------------------------|--|--|
| Data Bit            | Data Name          | Attribute |                                                                                                                                                                                                                                                                |              | Function Description                                  |  |  |
|                     |                    |           | VLDO_1.8V LDO Output Voltage Setting.                                                                                                                                                                                                                          |              |                                                       |  |  |
|                     |                    |           | LDO1P8_V                                                                                                                                                                                                                                                       | SET          | VLDO 1.8V LDO Voltage                                 |  |  |
|                     |                    |           | 00                                                                                                                                                                                                                                                             |              | 1.7 V                                                 |  |  |
| b7 ~ b6             | LDO1P8_VSET        | RW        | 01                                                                                                                                                                                                                                                             |              | 1.8 V                                                 |  |  |
|                     |                    |           | 10                                                                                                                                                                                                                                                             |              | 1.9 V                                                 |  |  |
|                     |                    |           | 11                                                                                                                                                                                                                                                             |              | Reserved                                              |  |  |
|                     |                    |           | The VLDO_1.8V Po                                                                                                                                                                                                                                               |              | hreshold in register R1A[2] is always fixed regardles |  |  |
|                     |                    |           | SWA Output Voltag                                                                                                                                                                                                                                              | ge Range Se  | election. Apply to Register R21[7:1].                 |  |  |
|                     |                    |           | SWA_RANGE                                                                                                                                                                                                                                                      |              | SWA Output Voltage Range                              |  |  |
| b5                  | SWA_RANGE          | RW        | 0                                                                                                                                                                                                                                                              | Range: 80    | 00mV to 1435mV for SWA; 5mV step size                 |  |  |
|                     |                    |           | 1 Range: 6                                                                                                                                                                                                                                                     |              | 00mV to 1235mV for SWA; 5mV step size                 |  |  |
|                     |                    |           | SWB Output Voltag                                                                                                                                                                                                                                              |              | election. Apply to Register R23[7:1].                 |  |  |
| b4                  | SWB_RANGE          | RW        | SWB_RANGE                                                                                                                                                                                                                                                      |              | SWB Output Voltage Range                              |  |  |
|                     |                    |           | 0                                                                                                                                                                                                                                                              | Range: 80    | 00mV to 1435mV for SWB; 5mV step size                 |  |  |
|                     |                    |           | 1                                                                                                                                                                                                                                                              | Range: 60    | 00mV to 1235mV for SWB; 5mV step size                 |  |  |
|                     |                    |           | SWC Output Voltag                                                                                                                                                                                                                                              | ge Range Se  | election. Apply to Register R23[7:1].                 |  |  |
|                     |                    | DW        | SWC_RANGE                                                                                                                                                                                                                                                      |              | SWC Output Voltage Range                              |  |  |
| b3                  | SWC_RANGE          | RW        | 0                                                                                                                                                                                                                                                              | Range: 80    | 00mV to 1435mV for SWC; 5mV step size                 |  |  |
|                     |                    |           | 1                                                                                                                                                                                                                                                              | Range: 60    | 00mV to 1235mV for SWC; 5mV step size                 |  |  |
|                     |                    |           | VLDO_1.0V LDO C                                                                                                                                                                                                                                                | output Volta | ge Setting.                                           |  |  |
|                     |                    |           | LDO1P0_V                                                                                                                                                                                                                                                       | SET          | VLDO_1.0V LDO Voltage                                 |  |  |
|                     | 100                |           | 00                                                                                                                                                                                                                                                             |              | 0.9 V                                                 |  |  |
|                     | 70                 |           | 01                                                                                                                                                                                                                                                             |              | 1.0 V                                                 |  |  |
| b2 ~ b1             | LDO1P0_VSET        | RW        | 10                                                                                                                                                                                                                                                             |              | 1.1 V                                                 |  |  |
|                     |                    |           | 11                                                                                                                                                                                                                                                             |              | 1.2 V                                                 |  |  |
|                     |                    |           | If required, Host must adjust this register one step at a time (0.1V increment or decrement) to prevent false trigger of power good status and PWR_GOOD pin assertion. In other words, Host should not increment or decrement 0.2V or 0.3V frocurrent setting. |              |                                                       |  |  |



## Table 113. R2B1 (Sheet 2 of 2)

| Address: 2BH Default: 01000010B                   |           |                                |                                                |                                                |  |  |  |  |  |
|---------------------------------------------------|-----------|--------------------------------|------------------------------------------------|------------------------------------------------|--|--|--|--|--|
| Data Bit Data Name Attribute Function Description |           |                                |                                                |                                                |  |  |  |  |  |
|                                                   |           | WD_RANGE RW SWD_RANGE 0 Range: | SWD Output Voltag                              | e Range Selection. Apply to Register R27[7:1]. |  |  |  |  |  |
|                                                   | SWD_RANGE |                                | SWD_RANGE                                      | SWD Output Voltage Range                       |  |  |  |  |  |
| b0                                                |           |                                | 0                                              | Range: 1500mV to 2135mV for SWD; 5mV step size |  |  |  |  |  |
|                                                   |           |                                | Range: 2200mV to 2835mV for SWD; 5mV step size |                                                |  |  |  |  |  |
|                                                   |           |                                |                                                |                                                |  |  |  |  |  |

<sup>1.</sup> At first power on, this register is automatically configured to be identical to R51 by the PMIC on its own. If required, the host must adjust this register first before issuing VR Enable command by setting R32[7]='1'. The host must also wait minimum of 5 μs after the adjustment before issuing VR Enable command.

Table 114. R2C<sup>1</sup>

| Address<br>Default: | : 2CH<br>00100010B |           |                                                                           |                                                                                                                                               |                                            |                         |  |  |
|---------------------|--------------------|-----------|---------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|-------------------------|--|--|
| Data Bit            | Data Name          | Attribute |                                                                           | Function                                                                                                                                      | Description                                |                         |  |  |
|                     |                    |           |                                                                           | SWA Output Regulator Soft Start Time After VR Enable. This is the time it takes for buck regulator to go from 0V to the steady state voltage. |                                            |                         |  |  |
|                     |                    |           | SWA_SSTRT_TIME                                                            | SSTRT Time                                                                                                                                    | SWA_SSTRT_TIME                             | SSTRT Time              |  |  |
| b7 ~ b5             | SWA_SSTRT_TIME     | RW        | 000                                                                       | 1 ms                                                                                                                                          | 100                                        | 8 ms                    |  |  |
|                     |                    |           | 001                                                                       | 2 ms                                                                                                                                          | 101                                        | 10 ms                   |  |  |
|                     |                    |           | 010                                                                       | 4 ms                                                                                                                                          | 110                                        | 12 ms                   |  |  |
|                     |                    |           | 011                                                                       | 6 ms                                                                                                                                          | 111                                        | 14 ms                   |  |  |
| b4                  | Reserved           | RV        | Reserved                                                                  |                                                                                                                                               |                                            |                         |  |  |
|                     | (                  | E RW      | SWB Output Regulato<br>buck regulator to go fro<br>Only applicable if R4F | om 0V to the ste                                                                                                                              | After VR Enable. This i ady state voltage. | s the time it takes for |  |  |
|                     |                    |           | SWB_SSTRT_TIME                                                            | SSTRT Time                                                                                                                                    | SWB_SSTRT_TIME                             | SSTRT Time              |  |  |
| b3 ~ b1             | SWB_SSTRT_TIME     |           | 000                                                                       | 1 ms                                                                                                                                          | 100                                        | 8 ms                    |  |  |
|                     |                    |           | 001                                                                       | 2 ms                                                                                                                                          | 101                                        | 10 ms                   |  |  |
|                     | XO                 |           | 010                                                                       | 4 ms                                                                                                                                          | 110                                        | 12 ms                   |  |  |
|                     |                    |           | 011                                                                       | 6 ms                                                                                                                                          | 111                                        | 14 ms                   |  |  |
| b0                  | Reserved           | RV        | Reserved                                                                  |                                                                                                                                               |                                            |                         |  |  |

<sup>1.</sup> At first power on, this register is automatically configured to be identical to R5D by the PMIC on its own. If required, the host must adjust this register first before issuing VR Enable command by setting R32[7]='1'.



#### Table 115. R2D1

| Address: 2DH Default: 00100010B |                |           |                                                                                                                                               |            |                |                        |  |
|---------------------------------|----------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------|------------|----------------|------------------------|--|
| Data Bit                        | Data Name      | Attribute |                                                                                                                                               | Function   | Description    |                        |  |
|                                 |                |           | SWC Output Regulator Soft Start Time After VR Enable. This is the time it takes fo buck regulator to go from 0 V to the steady state voltage. |            |                |                        |  |
|                                 |                |           | SWC_SSTRT_TIME                                                                                                                                | SSTRT Time | SWC_SSTRT_TIME | SSTRT Time             |  |
| b7 ~ b5                         | SWC SSTRT TIME | RW        | 000                                                                                                                                           | 1 ms       | 100            | 8 ms                   |  |
|                                 |                |           | 001                                                                                                                                           | 2 ms       | 101            | 10 ms                  |  |
|                                 |                |           | 010                                                                                                                                           | 4 ms       | 110            | 12 ms                  |  |
|                                 |                |           | 011                                                                                                                                           | 6 ms       | 111            | 14 ms                  |  |
| b4                              | Reserved       | RV        | Reserved                                                                                                                                      |            |                |                        |  |
|                                 |                |           | SWD Output Regulator Soft Start Time After VR Enable. This is the time it takes buck regulator to go from 0V to the steady state voltage.     |            |                | s the time it takes fo |  |
|                                 |                |           | SWD_SSTRT_TIME                                                                                                                                | SSTRT Time | SWD_SSTRT_TIME | SSTRT Time             |  |
| b3 ~ b1                         | SWD_SSTRT_TIME | E RW      | 000                                                                                                                                           | 1 ms       | 100            | 8 ms                   |  |
|                                 |                |           | 001                                                                                                                                           | 2 ms       | 101            | 10 ms                  |  |
|                                 |                |           | 010                                                                                                                                           | 4 ms       | 110            | 12 ms                  |  |
|                                 |                |           | 011                                                                                                                                           | 6 ms       | 111            | 14 ms                  |  |
| b0                              | Reserved       | RV        | Reserved                                                                                                                                      |            |                |                        |  |

<sup>1.</sup> At first power on, this register is automatically configured to be identical to R5E by the PMIC on its own. If required, the host must adjust this register first before issuing VR Enable command by setting R32[7]='1'.



## **Table 116. R2E**

| Address: 2EH<br>Default: 00000100B |                    |                                 |                                                                                                                                                       |                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
|------------------------------------|--------------------|---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Data Name                          | Attribute          |                                 | Function Description                                                                                                                                  |                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| Reserved                           | RV                 | Reserved                        | Reserved                                                                                                                                              |                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
|                                    | TP_SET RW          | PMIC Shutd                      | own Temperature Threshold.                                                                                                                            |                                                                                                                                                                                                                                                                             | 00                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
| OTP_SET                            |                    | OTP_SET                         | OTP_th                                                                                                                                                | OTP_SET                                                                                                                                                                                                                                                                     | OTP_th                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
|                                    |                    | 000                             | PMIC Temperature ≥ 105°C                                                                                                                              | 100                                                                                                                                                                                                                                                                         | PMIC Temperature ≥ 145°C                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
|                                    |                    | 001                             | PMIC Temperature ≥ 115°C                                                                                                                              | 101                                                                                                                                                                                                                                                                         | Reserved                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
|                                    |                    | 010                             | PMIC Temperature ≥ 125°C                                                                                                                              | 110                                                                                                                                                                                                                                                                         | Reserved                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
|                                    |                    | 011                             | PMIC Temperature ≥ 135°C                                                                                                                              | 111                                                                                                                                                                                                                                                                         | Reserved                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
|                                    | Data Name Reserved | Data Name Attribute Reserved RV | Data Name         Attribute           Reserved         RV         Reserved           PMIC Shutd         OTP_SET         000           001         010 | Data Name     Attribute     Function In Exercised       Reserved     RV     Reserved       PMIC Shutdown Temperature Threshold.     OTP_SET     OTP_th       000     PMIC Temperature ≥ 105°C       001     PMIC Temperature ≥ 115°C       010     PMIC Temperature ≥ 125°C | Data Name         Attribute         Function Description           Reserved         RV         Reserved           PMIC Shutdown Temperature Threshold.         OTP_SET         OTP_th         OTP_SET           000         PMIC Temperature ≥ 105°C         100           001         PMIC Temperature ≥ 115°C         101           010         PMIC Temperature ≥ 125°C         110 |  |  |  |  |

Table 117. R2F1 (Sheet 1 of 2)

| Address:<br>Default: ( | : 2FH<br>00000010B |           |                            |                                      |                 |  |  |
|------------------------|--------------------|-----------|----------------------------|--------------------------------------|-----------------|--|--|
| Data Bit               | Data Name          | Attribute | Function Description       |                                      |                 |  |  |
|                        |                    |           | VIN_MGMT Input Supply Swit | tchover Voltage Threshold to VIN_BUL | K Input Supply. |  |  |
|                        | OMOVED VOET        | D)4/      | SWOVER_VSET                | SWOVER_th                            |                 |  |  |
| b7                     | SWOVER_VSET        | RW        | 0                          | 2.8 V                                |                 |  |  |
|                        |                    |           | 1                          | 2.75V                                |                 |  |  |
|                        |                    |           | Disable SWA Regulator Outp | ut.                                  |                 |  |  |
|                        |                    |           | SWA_REG_CTRL               | SWA Output                           |                 |  |  |
| b6                     | SWA_REG_CTRL       | RW        | 0                          | Disable SWA Output Regulator         |                 |  |  |
|                        |                    | (         | 1                          | Enable SWA Output Regulator          |                 |  |  |
|                        |                    |           | Disable SWB Regulator Outp | ut. Only applicable if R4F[0] = '0'. |                 |  |  |
|                        |                    |           | SWB_REG_CTRL               | SWB Output                           |                 |  |  |
| b5                     | SWB_REG_CTRL       | RW        | 0                          | Disable SWB Output Regulator         |                 |  |  |
|                        |                    |           | 1                          | Enable SWB Output Regulator          |                 |  |  |
|                        | 70                 |           | Disable SWC Regulator Outp | ut.                                  |                 |  |  |
| h.4                    | CWC DEC CTD        | DW        | SWC_REG_CTRL               | SWC Output                           |                 |  |  |
| b4                     | SWC_REG_CTRL       | RW        | 0                          | Disable SWC Output Regulator         |                 |  |  |
|                        | •                  |           | 1                          | Enable SWC Output Regulator          |                 |  |  |



# Table 117. R2F1 (Sheet 2 of 2)

|                           |                      |     | Disable CMD Descriptor                          | Ot                                                                                                                                | <u> </u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                      |
|---------------------------|----------------------|-----|-------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|
|                           |                      |     | Disable SWD Regulator                           |                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                      |
| b3                        | SWD BEC CTBI         | RW  | SWD_REG_CTRL                                    | -                                                                                                                                 | SWD Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                      |
| DS                        | SWD_REG_CTRL         | KVV | 0                                               |                                                                                                                                   | Disable SWD Output Regulator                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 0                    |
|                           |                      |     | 1                                               |                                                                                                                                   | Enable SWD Output Regulator                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | CV                   |
|                           |                      |     | PMIC Write Protect Fund                         | ction C                                                                                                                           | control.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                      |
|                           |                      |     | WRITE_PROT_CONT                                 | ROL                                                                                                                               | PMIC Mode Operati                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | on                   |
| b2 WRITE_PROT_<br>CONTROL | RW                   | 0   |                                                 | CAMP input signal determines the Function as noted in Section 3.7.1 Protect Function".                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                      |
|                           |                      | 1   |                                                 | Write Protect Function is disabled write access is allowed independe input signal as noted in Section 3. Write Protect Function". | ent of CAMP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                      |
|                           |                      |     | R18, R19[4:2] when any registers are configured | one o                                                                                                                             | plies to Mask Registers R15[7:5,0]<br>r more Mask registers are set to '1<br>the setting in R2F[1:0] does not m                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | '. If all Mask       |
|                           |                      |     | MSK_BIT_REG_CTRL                                |                                                                                                                                   | Mask Control                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                      |
| b1 ~ b0                   | MSK_BIT_REG_<br>CTRL | RW  | 00                                              | Mask                                                                                                                              | GSI_n Signal Only (PWR_GOOD Sig                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | gnal will de-assert) |
|                           | OTTAL .              |     | 01                                              | Mask                                                                                                                              | PWR_GOOD Signal Only (GSI_n Sign | gnal will assert)    |
|                           |                      |     | 10                                              |                                                                                                                                   | GSI_n and PWR_GOOD Signals (ne<br>GOOD de-assert or GSI_n signal wi                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                      |
|                           |                      | 11  | Reser                                           | ved                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                      |

<sup>1.</sup> R2F[6:3] must be used only after power up sequence (after VR Enable command). At the first power up, PMIC automatically updates the status of these registers to '1' after VR Enable command. When VR Enable command is registered, the PMIC updates these registers based on Power On Sequence Configuration register (0 to 3) settings. If enabled, under Non-Write Protect mode of operation only, the PMIC's output regulators can be disabled by clearing these bits and they can be re-enabled again by setting these bits. The PMIC does not alter its Power Good output signal and it keeps it asserted High. If any regulator is not enabled in Power on Sequence Configuration 0 to 3, it cannot be enabled using this register. For example, if only SWA is enabled and SWB, SWC & SWD are not enabled in R40 to R43, then only SWA can be disabled and re-enabled again, but SWB, SWC and SWD cannot be enabled using R2F[6:3].



## **Table 118. R30**

| Address<br>Default: | : 30H<br>00000000B  |                |                             |                                                                                                                                                                                                                              |                        |                    | , (                                                                       |  |  |
|---------------------|---------------------|----------------|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|--------------------|---------------------------------------------------------------------------|--|--|
| Data Bit            | Data Name           | Attribute      |                             | Function Description                                                                                                                                                                                                         |                        |                    |                                                                           |  |  |
|                     |                     |                | Enable ADC (Al completely.  | Enable ADC (Analog to Digital Conversion). Set '0' to disable the ADC function completely.                                                                                                                                   |                        |                    |                                                                           |  |  |
|                     |                     |                | ADC_E                       | NABLE                                                                                                                                                                                                                        |                        | ADC                |                                                                           |  |  |
|                     |                     |                | 0                           |                                                                                                                                                                                                                              | Disabled               |                    |                                                                           |  |  |
| b7                  | ADC_ENABLE          | RW             | 1                           |                                                                                                                                                                                                                              | Enabled                |                    |                                                                           |  |  |
|                     |                     |                | Register R0C, F             | R0D, R0E and adout in Regist                                                                                                                                                                                                 | R0F. Howe er R33[7:5], | ver, it doesn't ap | urrent or power readout in ply to thermal sensor/ temperature warning and |  |  |
|                     | ADC SELECT          | RW             | host shall wait n           | nput Selection for ADC Readout. Setting '0001' is only applicable if R4F[0]='0'. The nost shall wait minimum of 9ms delay after the input selection for ADC readout and thactual readout from R31 to get the latest reading. |                        |                    |                                                                           |  |  |
|                     |                     |                | ADC_SELECT                  | ADC I                                                                                                                                                                                                                        | nput                   | ADC_SELECT         | ADC Input                                                                 |  |  |
|                     |                     |                | 0000 SWA Output Voltage     |                                                                                                                                                                                                                              | oltage                 | 1000               | VLDO_1.8V Output Voltage                                                  |  |  |
| b6 ~ b3             |                     |                | 0001 SWB Output Voltage     |                                                                                                                                                                                                                              | oltage                 | 1001               | VLDO_1.0V Output Voltage                                                  |  |  |
| DO ~ D3             | ADC_SELECT          |                | 0010 SWC Output Voltag      |                                                                                                                                                                                                                              | oltage                 | 1010               | Reserved                                                                  |  |  |
|                     |                     |                | 0011 SWD Output Voltage     |                                                                                                                                                                                                                              | oltage                 | 1011               | Reserved                                                                  |  |  |
|                     |                     |                | 0100                        | 0100 Reserved                                                                                                                                                                                                                |                        | 1100               | Reserved                                                                  |  |  |
|                     |                     |                | 0101 VIN_BULK Input voltage |                                                                                                                                                                                                                              | ut voltage             | 1101               | Reserved                                                                  |  |  |
|                     |                     |                | 0110                        | VIN_MGMT In                                                                                                                                                                                                                  | _                      | 1110               | Reserved                                                                  |  |  |
|                     |                     |                | 0111                        | VBIAS Output                                                                                                                                                                                                                 | voltage                | 1111               | Reserved                                                                  |  |  |
| b2                  | Reserved            | RV             | Reserved                    |                                                                                                                                                                                                                              |                        |                    |                                                                           |  |  |
|                     |                     | G <sup>s</sup> |                             | urement in regi<br>egisters are up                                                                                                                                                                                           | sters R0C, I<br>dated. |                    | For average output current 0F. This register represents                   |  |  |
| b1 ~ b0             | ADC_UPDATE_<br>FREQ | RW             | 00                          |                                                                                                                                                                                                                              | 1 ms                   |                    |                                                                           |  |  |
|                     | FREU                |                | 01                          |                                                                                                                                                                                                                              | 2 ms                   |                    |                                                                           |  |  |
|                     |                     |                | 10                          |                                                                                                                                                                                                                              | 4 ms                   |                    |                                                                           |  |  |
|                     | YO                  |                | 11                          |                                                                                                                                                                                                                              | 8 ms                   |                    |                                                                           |  |  |



#### Table 119, R31

| Address:<br>Default: 0 | 31H<br>0000000B |           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|------------------------|-----------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Data Bit               | Data Name       | Attribute | Function Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| b7 ~ b0                | ADC_READ        | RO        | ADC Output voltage reading.  For R30[6:3]='0000' or '0001' or '0010' or '0011' or '0110' or '1000' or '1001': (applies to SWA/B/C/D, VLDO_1.8V, VLDO_1.0V, VIN_MGMT) 0000 0000 = Undefined 0000 0001 = 15 mV 0000 0010 = 30 mV 1111 1111 ≥ 3825 mV  For R30[6:3]='0101': (applies to VIN_BULK Input Voltage) 0000 0000 = Undefined 0000 0001 = 70 mV 0000 0010 = 140 mV 1111 1111 ≥ 17850 mV  For R30[6:3]='0111': (applies to VBIAS Output Voltage) 0000 0000 = Undefined 0000 0001 = 25 mV 0000 0010 = 50 mV 1111 1111 ≥ 6375 mV |



# Table 120. R32 (Sheet 1 of 2)

| <del>De</del> lault. ( | 00100000B                          |           |                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|------------------------|------------------------------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Data Bit               | Data Name                          | Attribute | Fu                                                                                                                                                                                                                                                                                                                                            | nction Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                        |                                    |           | PMIC Enable.                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                        |                                    |           | VR_ENABLE                                                                                                                                                                                                                                                                                                                                     | РМІС                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                        |                                    |           | 0                                                                                                                                                                                                                                                                                                                                             | Disabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                        |                                    |           | 1                                                                                                                                                                                                                                                                                                                                             | Enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| o7                     | VR_ENABLE RV                       |           | On Sequence configuration 0 that prior to issuing VR Enable R0A[1] = '1') status. After Host any I <sup>2</sup> C or I <sup>3</sup> C Basic bus transparameter is satisfied. Host shissue any CCCs until tpmIC_pw device may request an IBI durtpmIC_pwR_GOOD_OUT time) if a Once R32[7] is set to '1' via VI R32[5]='0' is ignored by the PI | r On. After this bit is set, PMIC executes It to 3 registers (R40 to R43). Host shall ense command, there is no pending IBI interrulissues VR Enable command, PMIC may saction by Host until tPMIC_PWR_GOOD_OUT hall not access any device specific register (R_GOOD_OUT parameter is satisfied. PMIC ing the Power Up sequence (i.e. during ny event occurs.  R Enable command, the subsequent write MIC. If there is a simultaneous write to izes bit [5] and does not execute VR Ena |
|                        |                                    |           | PMIC Management Bus Interf                                                                                                                                                                                                                                                                                                                    | ace Protocol Selection.                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                        |                                    |           | INTERFACE_SEL                                                                                                                                                                                                                                                                                                                                 | Interface                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                        |                                    |           |                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                        |                                    |           | 0                                                                                                                                                                                                                                                                                                                                             | I <sup>2</sup> C Protocol (Max. speed 1MHz)                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| <b>.</b> 6             | INTEREACE OF                       | BO        | 1                                                                                                                                                                                                                                                                                                                                             | I <sup>2</sup> C Protocol (Max. speed 1MHz) I3C Basic Protocol                                                                                                                                                                                                                                                                                                                                                                                                                          |
| o6                     | INTERFACE_SEL                      | RO        | This register is automatically user registered by the PMIC deverset regardless of whether P Protect mode of operation. The Read operation, but it cannot I <sup>2</sup> C mode or I3C Basic mode of                                                                                                                                           | pdated when SETAASA CCC or RSTDAA ice or when the PMIC device goes throug MIC is in Write Protect mode or Non-Write is register can be read by Host through n be written with normal write operation eith of operation.                                                                                                                                                                                                                                                                 |
| p6                     | INTERFACE_SEL                      | RO        | This register is automatically user registered by the PMIC deverset regardless of whether P Protect mode of operation. The Read operation, but it cannot I <sup>2</sup> C mode or I3C Basic mode of                                                                                                                                           | pdated when SETAASA CCC or RSTDAA ice or when the PMIC device goes throug MIC is in Write Protect mode or Non-Write is register can be read by Host through no written with normal write operation eith                                                                                                                                                                                                                                                                                 |
|                        |                                    |           | This register is automatically user registered by the PMIC deverset regardless of whether P Protect mode of operation. The Read operation, but it cannot I <sup>2</sup> C mode or I3C Basic mode of                                                                                                                                           | pdated when SETAASA CCC or RSTDAA ice or when the PMIC device goes throug MIC is in Write Protect mode or Non-Write is register can be read by Host through n be written with normal write operation eith of operation.                                                                                                                                                                                                                                                                 |
|                        | INTERFACE_SEL  EXECUTE_VR_ EN_CTRL | RO        | This register is automatically use registered by the PMIC deverset regardless of whether P Protect mode of operation. The Read operation, but it cannot I2C mode or I3C Basic mode of PMIC VR Enable Command E                                                                                                                                | pdated when SETAASA CCC or RSTDAA ice or when the PMIC device goes through MIC is in Write Protect mode or Non-Write is register can be read by Host through no written with normal write operation eith of operation.  Execution Control over I2C/I3C Basic Bus.                                                                                                                                                                                                                       |
|                        | EXECUTE_VR_                        |           | This register is automatically use registered by the PMIC deverset regardless of whether Protect mode of operation. The Read operation, but it cannot I2C mode or I3C Basic mode of PMIC VR Enable Command EXECUTE_VR_EN_CTRL                                                                                                                 | pdated when SETAASA CCC or RSTDAA ice or when the PMIC device goes through MIC is in Write Protect mode or Non-Write is register can be read by Host through no written with normal write operation eithor operation.  Execution Control over I2C/I3C Basic Bus.  VR Enable Command  Do not execute VR Enable Command; i.                                                                                                                                                               |
|                        | EXECUTE_VR_                        |           | This register is automatically use registered by the PMIC deverset regardless of whether Perotect mode of operation. The Read operation, but it cannot I2C mode or I3C Basic mode of PMIC VR Enable Command EXECUTE_VR_EN_CTRL                                                                                                                | pdated when SETAASA CCC or RSTDAA ice or when the PMIC device goes throug MIC is in Write Protect mode or Non-Write is register can be read by Host through no written with normal write operation either operation.  Execution Control over I <sup>2</sup> C/I3C Basic Bus.  VR Enable Command  Do not execute VR Enable Command; i. ignore bit[7] ='1' and keep it as '0'.                                                                                                            |
|                        | EXECUTE_VR_<br>EN_CTRL             |           | This register is automatically use registered by the PMIC deverset regardless of whether Perotect mode of operation. The Read operation, but it cannot I2C mode or I3C Basic mode of PMIC VR Enable Command EXECUTE_VR_EN_CTRL                                                                                                                | pdated when SETAASA CCC or RSTDAA ce or when the PMIC device goes through MIC is in Write Protect mode or Non-Write is register can be read by Host through no written with normal write operation eithor operation.  Execution Control over I <sup>2</sup> C/I3C Basic Bus.  VR Enable Command  Do not execute VR Enable Command; i. ignore bit[7] = '1' and keep it as '0'.  Execute VR enable command                                                                                |
| b5                     | EXECUTE_VR_                        |           | This register is automatically user registered by the PMIC deverset regardless of whether Protect mode of operation. The Read operation, but it cannot I2C mode or I3C Basic mode of PMIC VR Enable Command EXECUTE_VR_EN_CTRL                                                                                                                | pdated when SETAASA CCC or RSTDAA ice or when the PMIC device goes throug MIC is in Write Protect mode or Non-Write is register can be read by Host through no be written with normal write operation eith of operation.  Execution Control over I <sup>2</sup> C/I3C Basic Bus.  VR Enable Command  Do not execute VR Enable Command; i. ignore bit[7] ='1' and keep it as '0'.  Execute VR enable command  Transition from High to Low) Control.                                      |



## Table 120. R32 (Sheet 2 of 2)

|          | Address: 32H<br>Default: 00100000B |           |                                                                                                                                               |                                                                   |  |  |  |  |
|----------|------------------------------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|--|--|--|--|
| Data Bit | Data Name                          | Attribute | Function Description                                                                                                                          |                                                                   |  |  |  |  |
|          |                                    |           | PMIC CAMP PWR_GOOD                                                                                                                            | O Output Signal Control.                                          |  |  |  |  |
|          | CAMP_PG_OUT_CTRL                   | RW        | CAMP_PG_OUT_CTRL                                                                                                                              | CAMP Pin                                                          |  |  |  |  |
| b3       |                                    |           | 0                                                                                                                                             | PMIC controls PWR_GOOD output on its own based on internal status |  |  |  |  |
|          |                                    |           | 1                                                                                                                                             | PWR_GOOD output float                                             |  |  |  |  |
|          |                                    |           | When setting to '11', PMIC always floats the PWR_GOOD output signal ever when there is an internal VR Disable command due to fault condition. |                                                                   |  |  |  |  |
| b2 ~ b0  | Reserved                           | RV        | Reserved                                                                                                                                      | (Z)                                                               |  |  |  |  |

# Table 121. R33 (Sheet 1 of 2)

| Address:<br>Default: ( | 33H<br>00000000B |           |                                                        |                      |                  |                              |  |
|------------------------|------------------|-----------|--------------------------------------------------------|----------------------|------------------|------------------------------|--|
| Data Bit               | Data Name        | Attribute |                                                        | Function             | Description      |                              |  |
|                        |                  |           | PMIC Temperatur                                        | re Measurement.      |                  |                              |  |
|                        |                  |           | TEMP_MEAS                                              | PMIC Temp.           | TEMP_MEAS        | PMIC Temp.                   |  |
|                        | TEMB 14540       | 50        | 000                                                    | ≤ 80°C               | 100              | 110°C < x ≤ 120°C            |  |
| b7 ~ b5                | TEMP_MEAS        | RO        | 001                                                    | 80°C < x ≤ 90°C      | 101              | 120°C < x ≤ 130°C            |  |
|                        |                  |           | 010                                                    | 90°C < x ≤ 100°C     | 110              | 130°C < x ≤ 140°C            |  |
|                        |                  |           | 011                                                    | 100°C < x ≤ 110°C    | 111              | > 140°C                      |  |
|                        |                  |           | VIN_MGMT Input Power Good Status Switchover Mode Only. |                      |                  |                              |  |
|                        | VIN_MGMT_PG_     | RO        | VIN_MGMT_PG                                            | S_SWOVER_MODE        | VIN_MGM          | T Status                     |  |
| b4                     | SWOVER_MODE      |           | 0                                                      |                      | Power Not Good   |                              |  |
|                        |                  |           | 1                                                      |                      | Power Good       |                              |  |
|                        |                  | ,         | VBIAS Or VIN_BU                                        | JLK Under Voltage Lo | ockout Status.   |                              |  |
|                        | VBIAS_VIN_BULK   |           | VBIAS_VIN_BU                                           | LK_UVLO_STATUS       | VBIAS or V       | IN_BULK Status               |  |
| b3                     |                  | RO        | 0                                                      |                      | No Under-Voltag  | e Lockout                    |  |
|                        | UVLO_STATUS      |           | 1                                                      |                      | Under-Voltage Lo | ockout<br>or VIN_BULK < 4.0\ |  |



## Table 121. R33 (Sheet 2 of 2)

Address: 33H Default: 00000000B **Data Bit Attribute Function Description Data Name** VLDO\_1.0V Output Power Good Status. LDO1P0\_PG\_STATUS **LDO1P0 Status** LDO1P1\_PG\_ b2 RO 0 Power Good STATUS Power Not Good 1 LDO1P**0** < LDO1P0\_PG\_th (R1A[0]) RV b1 ~ b0 Reserved Reserved

Table 122. R34<sup>1</sup>

| Address<br>Default: | : 34H<br>00001110B |           |                                 | 15                                  |
|---------------------|--------------------|-----------|---------------------------------|-------------------------------------|
| Data Bit            | Data Name          | Attribute | Fu                              | ınction Description                 |
|                     |                    |           | Packet Error Code (PEC) ena     | ble. Applicable only if R32[6]='1'. |
| L-7                 | DEC EN             | DO        | PEC_EN                          | PEC Function                        |
| b7                  | PEC_EN             | RO        | 0                               | Disable                             |
|                     |                    |           | 1                               | Enable                              |
|                     |                    |           | In-Band Interrupt (IBI) enable. | . Applicable only if R32[6]='1'.    |
| b6                  | IDI EN             | RO        | IBI_EN                          | IBI Function                        |
| DO                  | IBI_EN             | RO        | 0                               | Disabled                            |
|                     |                    |           | 1                               | Enabled                             |
|                     |                    | 40        | T Bit Parity Code Disable. App  | olicable only if R32[6]='1'.        |
| b5                  | PARITY_DISABLE     | RO        | PARITY_DISABLE                  | T Bit Parity Code Function          |
| 55                  | TAINT _DIOADEL     | Ko        | 0                               | Enabled                             |
|                     | <b>V</b>           |           | 1                               | Disabled                            |
| b4                  | Reserved           | RV        | Reserved                        |                                     |
|                     | 1 (2)              |           | PMIC's 3-bit HID Code.          |                                     |
|                     |                    |           | HID_CODE                        | HID_CODE                            |
| b3 ~ b1             | HID_CODE           | RO        | 000                             | 100                                 |
| וט ~ נט             | TIID_CODE          | NO        | 001                             | 101                                 |
|                     |                    |           | 010                             | 110                                 |
|                     |                    |           | 011                             | 111                                 |
| b0                  | Reserved           | RV        | Reserved                        |                                     |

<sup>1.</sup> The Write (or Update) transaction to this register must be followed by the STOP operation to allow the PMIC device to update the setting



# Table 123. R35 (Sheet 1 of 2)

| Address:<br>Default: ( | : 35H<br>00000000B      |           |                                                                           |                                                                       |                        |                                                                                          |                   |
|------------------------|-------------------------|-----------|---------------------------------------------------------------------------|-----------------------------------------------------------------------|------------------------|------------------------------------------------------------------------------------------|-------------------|
| Data Bit               | Data Name               | Attribute | Function Description                                                      |                                                                       |                        |                                                                                          | \V                |
|                        |                         |           | Error Injection                                                           | Enable.                                                               |                        |                                                                                          | /                 |
| b7                     | ERROR_INJ_ENABLE        | RW        | ERROR_                                                                    | INJ_ENABLE                                                            | Error                  | Injection                                                                                |                   |
| U1                     | ENTON_INO_ENTOLE        | 1200      | 0                                                                         |                                                                       | Disabled               |                                                                                          |                   |
|                        |                         |           | 1                                                                         |                                                                       | Enabled                | 14                                                                                       |                   |
|                        |                         |           | Error Injection                                                           | - Input Rail and Ou                                                   | tput Rail Select       | ion.                                                                                     |                   |
|                        |                         | RW        | ERROR_INJ_<br>RAIL_SEL                                                    | Rail Injection                                                        | ERROR_INJ_<br>RAIL_SEL | Rail Injection                                                                           | on                |
|                        | ERROR_INJ_RAIL_SEL      |           | 000                                                                       | Undefined                                                             | 100                    | SWD Output only                                                                          |                   |
|                        |                         |           | 001                                                                       | SWA Output only                                                       | 101                    | VIN_BULK Input o                                                                         | nly               |
| o6 ~ b4                |                         |           | 010                                                                       | SWB Output only                                                       | 110                    | VIN_MGMT Input of                                                                        | only              |
|                        | 2.4.4014_1140_14412_022 |           | 011                                                                       | SWC Output only                                                       | 111                    | Do Not Use                                                                               |                   |
|                        |                         |           | in both R35[6:4<br>operation is no<br>If Dual-phase r<br>Register bit [3] | l] and R35[2:0] is co<br>t guaranteed.<br>egulator is selected        | onsidered as ar        | o'. Any value other to allegal setting and to coding to inject the der-voltage condition | the PMI<br>error. |
|                        |                         |           | Over-Voltage of                                                           | or Under-Voltage Se                                                   | election for R35       | 5[6:4]                                                                                   |                   |
|                        |                         |           | ERROR                                                                     | Z_INJ_OVUV                                                            | Error Inj              | ection Type                                                                              |                   |
|                        |                         |           | 0                                                                         |                                                                       | Over Voltage           |                                                                                          |                   |
| )3                     | ERROR_INJ_OVUV          | RW        | 1                                                                         |                                                                       | Under Voltage          | ;                                                                                        |                   |
|                        |                         |           | The Under Vol                                                             | applicable only if b<br>tage selection is on<br>ply. It doesn't apply | lly applied to S\      |                                                                                          | 000'.             |



# Table 123. R35 (Sheet 2 of 2)

|        |                         |  | Miscellaneous                                                                                                                                                                                                                                                                                                                             | error injection type.                 |                         |                                     |  |
|--------|-------------------------|--|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|-------------------------|-------------------------------------|--|
|        |                         |  | ERROR_INJ_<br>MISC_TYPE                                                                                                                                                                                                                                                                                                                   | Error Injection Type                  | ERROR_INJ_<br>MISC_TYPE | Error Injection Type                |  |
|        |                         |  | 000                                                                                                                                                                                                                                                                                                                                       | Undefined                             | 100                     | VLDO_1.8V LDO<br>Power Good         |  |
|        |                         |  | 001                                                                                                                                                                                                                                                                                                                                       | VIN_MGMT to<br>VIN_BULK Switchover    | 101                     | High Current<br>Consumption Warning |  |
| b2~ b0 | ERROR_INJ_MISC_<br>TYPE |  | 010                                                                                                                                                                                                                                                                                                                                       | Critical Temperature<br>Shutdown      | 110                     | Reserved                            |  |
|        |                         |  | 011                                                                                                                                                                                                                                                                                                                                       | High Temperature<br>Warning Threshold | 111                     | Current Limiter<br>Warning          |  |
|        |                         |  | This register is applicable only if bit R35[6:3]='0000'. Any value other than '000' in both R35[6:4] and R35[2:0] is considered as an illegal setting and the PMIC operation is not guaranteed.  The High Current Consumption Warning and Current Limiter Warning selections apply to all enabled SWx output regulators at the same time. |                                       |                         |                                     |  |

# Table 124. R37

| Address:<br>Default: | 37H                |           |                                                                            |
|----------------------|--------------------|-----------|----------------------------------------------------------------------------|
| Data Bit             | Data Name          | Attribute | Function Description                                                       |
| b7 ~ b0              | DIMM_PW_LOWER_BYTE | WO        | DIMM Vendor Memory Region (0x40 - 0x6F) Password – Lower Byte[7:0] = Code. |

#### Table 125. R38

| Address: Default: | 38H                | 716       |                                                                            |
|-------------------|--------------------|-----------|----------------------------------------------------------------------------|
| Data Bit          | Data Name          | Attribute | Function Description                                                       |
| b7 ~ b0           | DIMM_PW_UPPER_BYTE |           | DIMM Vendor Memory Region (0x40 - 0x6F) Password – Upper Byte[7:0] = Code. |



## **Table 126. R39**

|          | Address: 39H<br>Default: 00000000B |                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
|----------|------------------------------------|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Data Bit | Data Name                          | Attribute Function Description |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
| b7 ~ b0  | DIMM_PW_CONTROL                    | RW                             | Host Region Codes: 0x74: Clear registers R04 to R07, Erase MTP memory for R04 to R07 Register.  DIMM Vendor Region (0x40 to 0x6F) Write Codes: 0x00: Lock DIMM Vendor Region. 0x40: Unlock DIMM Vendor Region. Password needs to be present in R37 & R38 registers. 0x80: Burn DIMM Vendor Region Password. New password needs to be present in R37 & R38. 0x81: Burn DIMM Vendor Region - 0x40 to 0x4F 0x82: Burn DIMM Vendor Region - 0x50 to 0x5F 0x85: Burn DIMM Vendor Region - 0x60 to 0x6F DIMM Vendor Region (0x40 to 0x6F) Read Codes: 0x5A: Burning is complete in DIMM Vendor region. |  |  |  |  |

# Table 127. R3A1 (Sheet 1 of 2)

| Address: 3AH<br>Default: 0000000B |                                    |                                      |                                                                        |                                           |                                          |  |  |  |
|-----------------------------------|------------------------------------|--------------------------------------|------------------------------------------------------------------------|-------------------------------------------|------------------------------------------|--|--|--|
| Data Bit                          | Data Name                          | Attribute                            | ~(0)                                                                   | Function Description                      |                                          |  |  |  |
| b7                                | Reserved                           | RV                                   | Reserved                                                               |                                           |                                          |  |  |  |
|                                   |                                    |                                      | Enable Default Address Read                                            | Pointer when PMIC                         | C sees STOP operation.                   |  |  |  |
|                                   |                                    | DEFAULT_READ_ADDR_<br>POINTER_ENABLE | Default Add                                                            | dress Read Pointer                        |                                          |  |  |  |
| b6                                | DEFAULT_READ _ADDR_POINTER _ENABLE |                                      | Disable Default A (address pointer                                     |                                           |                                          |  |  |  |
|                                   |                                    |                                      | 1                                                                      | Enable Default Add<br>Address selected by | dress Pointer;<br>by register bits[5:4]. |  |  |  |
|                                   |                                    |                                      | When setting to '0', the register setting in R3A[5:4] is a Don't Care. |                                           |                                          |  |  |  |
|                                   |                                    |                                      | Default Read Address Pointe applicable if R3A[6]='1'.                  | r Selection when PN                       | MIC sees STOP operation. O               |  |  |  |
|                                   | DEFAULT_READ                       |                                      | DEFAULT_READ_STAR                                                      | TING_ADDRESS                              | Default Read Address                     |  |  |  |
| b5 ~ b4                           | _STARTING                          | RW                                   | 00                                                                     |                                           | R08                                      |  |  |  |
| _ADDRESS                          |                                    | 01                                   |                                                                        | R0C                                       |                                          |  |  |  |
|                                   |                                    |                                      | 10                                                                     |                                           | Reserved                                 |  |  |  |
|                                   |                                    |                                      | 11                                                                     |                                           | Reserved                                 |  |  |  |



# Table 127. R3A1 (Sheet 2 of 2)

|          | Address: 3AH<br>Default: 00000000B |           |                                                                                                                   |              |  |  |  |  |
|----------|------------------------------------|-----------|-------------------------------------------------------------------------------------------------------------------|--------------|--|--|--|--|
| Data Bit | Data Name                          | Attribute | Function Description                                                                                              | OX           |  |  |  |  |
|          | BURST LEN FOR                      |           | Burst Length (# of Bytes) to be transferred for Read De Mode. Only applicable if if R3A [6] = '1' and R34 [7] = ' | 1'.          |  |  |  |  |
|          |                                    | RW        | BURST_LEN_FOR_READ_DEF_ADDR_POINTER                                                                               | Burst length |  |  |  |  |
| b3 ~ b2  | _READ_DEF_ADDR                     |           | 00                                                                                                                | 2 Bytes      |  |  |  |  |
|          | _POINTER                           |           | 01                                                                                                                | 4 Bytes      |  |  |  |  |
|          |                                    |           | 10                                                                                                                | Reserved     |  |  |  |  |
|          |                                    |           | 11                                                                                                                | 16 Bytes     |  |  |  |  |
| b1 ~ b0  | Reserved                           | RV        | Reserved                                                                                                          |              |  |  |  |  |

<sup>1.</sup> The Write (or Update) transaction to this register must be followed by the STOP operation to allow the PMIC device to update the setting.

Table 128. R3B1 (Sheet 1 of 2)

| Address:<br>Default: ( | -                               |           |                                                                     |                                |  |
|------------------------|---------------------------------|-----------|---------------------------------------------------------------------|--------------------------------|--|
| Data Bit               | Data Name                       | Attribute | Function                                                            | Description                    |  |
|                        |                                 |           | PMIC Current Capability Extension. The 3-bit encoding as following: |                                |  |
| b7 ~ b6                |                                 |           | PMIC_CURRENT_CAPABILITY_EX                                          | Туре                           |  |
|                        | PMIC_CURRENT<br>_CAPABILITY_EXT | ROE       | 000                                                                 | Small PMIC (Low Current)       |  |
|                        |                                 |           | 001                                                                 | Big PMIC (High Current)        |  |
|                        |                                 |           | 01x                                                                 | Extreme PMIC (Highest Current) |  |
|                        |                                 |           | All other encodings                                                 | Reserved                       |  |
|                        |                                 |           | Major Revision Stepping.                                            |                                |  |
|                        |                                 |           | REVISION_ID_MAJOR                                                   | Revision                       |  |
|                        | REVISION ID                     | DOE       | 00 Revis                                                            | ion 1                          |  |
| b5 ~ b4                | MAJOR                           | ROE       | 01 Revis                                                            | ion 2                          |  |
|                        |                                 |           | 10 Revis                                                            | ion 3                          |  |
|                        |                                 |           | 11 Revis                                                            | ion 4                          |  |



# Table 128. R3B1 (Sheet 2 of 2)

| Address: 3BH<br>Default: 00001001 |                             |           |                                               |            |                                                         |            |  |
|-----------------------------------|-----------------------------|-----------|-----------------------------------------------|------------|---------------------------------------------------------|------------|--|
| Data Bit                          | Data Name                   | Attribute |                                               | Functio    | on Description                                          |            |  |
|                                   |                             |           | Major Revision Stepping                       |            |                                                         | av         |  |
|                                   |                             |           | REVISION_ID_MINOR                             | Revision   | REVISION_ID_MINOR                                       | Revision   |  |
|                                   | REVISION_ID_                | ROE       | 000                                           | Revision 0 | 100                                                     | Revision 4 |  |
| b3 ~ b1                           | MINOR                       |           | 001                                           | Revision 1 | 101                                                     | Reserved   |  |
|                                   |                             |           | 010                                           | Revision 2 | 110                                                     | Reserved   |  |
|                                   |                             |           | 011                                           | Revision 3 | 111                                                     | Reserved   |  |
| b0                                | PMIC_CURRENT_<br>CAPABILITY | ROE       | PMIC Current Capability.  PMIC_CURRENT_CAI  0 | PABILITY   | Type  Small PMIC (Low Current)  Big PMIC (High Current) |            |  |
|                                   |                             |           |                                               | Е          | Big Pivile (High Current)                               |            |  |

<sup>1.</sup> The Revision Value is for M88P5000A4.

Table 129. R3C

| Address: 3<br>Default: 0 |                 |                                |                                                                        |
|--------------------------|-----------------|--------------------------------|------------------------------------------------------------------------|
| Data Bit                 | Data Name       | Attribute Function Description |                                                                        |
| b7 ~ b0                  | VENDOR_ID_BYTE0 | ROE                            | Vendor Identification Register Byte 0: 0x86. This is a fixed register. |

Table 130. R3D

| Address: Default: 0 |                    |     |                                                                        |
|---------------------|--------------------|-----|------------------------------------------------------------------------|
| Data Bit            | Data Bit Data Name |     | Function Description                                                   |
| b7 ~ b0             | VENDOR_ID_BYTE1    | ROE | Vendor Identification Register Byte 1: 0x32. This is a fixed register. |

# 4.7 DIMM Vendor Region Registers

The default values of DIMM Vendor Region Registers are marked in gray, and are the same as the JEDEC spec. Contact Montage for the actual burn values of the related PMIC device.



Table 131. R40<sup>1</sup>

| Address:<br>Default: ( | : 40H<br>00000001B |           |                                                     |                                                      |                                                                                                                 |                                  |  |
|------------------------|--------------------|-----------|-----------------------------------------------------|------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|----------------------------------|--|
| Data Bit               | Data Name          | Attribute |                                                     | Function                                             | on Description                                                                                                  |                                  |  |
|                        |                    |           | PMIC Power On Sequence Config 0.                    |                                                      |                                                                                                                 |                                  |  |
| _                      | 011050             | DIAIDE    | ONSEQ_                                              | 0                                                    | Time Slot (                                                                                                     |                                  |  |
| o7                     | ONSEQ_0            | RWPE      | 0                                                   |                                                      | Do Not Execute Config                                                                                           | 0                                |  |
|                        |                    |           | 1                                                   |                                                      | Enable Config 0                                                                                                 |                                  |  |
|                        |                    |           | Enable SWA Output R                                 | egulator in Po                                       | ower On Sequence 0.                                                                                             | <del>)</del>                     |  |
|                        |                    | 5.4.55    | ONSEQ_0_SW                                          | /A_EN                                                | SWA Output Reg                                                                                                  | gulator                          |  |
| 6                      | ONSEQ_0_SWA_EN     | RWPE      | 0                                                   |                                                      | Disable SWA Output Re                                                                                           | gulator                          |  |
|                        |                    |           | 1                                                   |                                                      | Enable SWA Output Re                                                                                            | gulator                          |  |
|                        |                    |           | Enable SWB Output R<br>Only applicable if R4F       | •                                                    | ower On Sequence 0.<br>It is a Don't Care when R                                                                | 84F[0]='1'.                      |  |
| 05                     | ONSEQ_0_SWB_EN     | RWPE      | ONSEQ_0_SW                                          | /B_EN                                                | SWB Output Reg                                                                                                  | gulator                          |  |
|                        |                    |           | 0                                                   | 70                                                   | Disable SWB Output Regulator                                                                                    |                                  |  |
|                        |                    |           | 1                                                   |                                                      | Enable SWB Output Re                                                                                            | gulator                          |  |
|                        |                    | RWPE      | Enable SWC Output Regulator in Power On Sequence 0. |                                                      |                                                                                                                 |                                  |  |
| 4                      | 01050 0 0140 511   |           | ONSEQ_0_SWC_EN                                      |                                                      | SWC Output Rec                                                                                                  | gulator                          |  |
| 04                     | ONSEQ_0_SWC_EN     |           | 0                                                   |                                                      | Disable SWC Output Regulator                                                                                    |                                  |  |
|                        |                    |           | 1                                                   |                                                      | Enable SWC Output Re                                                                                            | gulator                          |  |
|                        |                    |           | Enable SWD Output Regulator in Power On Sequence 0. |                                                      |                                                                                                                 |                                  |  |
|                        | 011050 0 0145 511  | DIMPE     | ONSEQ_0_SWD_EN                                      |                                                      | SWD Output Regulator                                                                                            |                                  |  |
| 3                      | ONSEQ_0_SWD_EN     | RWPE      | 0                                                   |                                                      | Disable SWD Output Regulator                                                                                    |                                  |  |
|                        |                    |           | 1                                                   |                                                      | Enable SWD Output Re                                                                                            | gulator                          |  |
|                        |                    |           | Idle Time After Power                               | On Sequence                                          | Config 0.                                                                                                       |                                  |  |
|                        |                    |           | ONSEQ_0_IDLE                                        | Idle Time                                            | ONSEQ_0_IDLE                                                                                                    | Idle Time                        |  |
|                        | _()                |           | 000                                                 | 0 ms                                                 | 100                                                                                                             | 8 ms                             |  |
|                        | 10                 |           | 001                                                 | 2 ms                                                 | 101                                                                                                             | 10 ms                            |  |
| 2 ~ b0                 | ONSEQ_0_IDLE       | RWPE      | 010                                                 | 4 ms                                                 | 110                                                                                                             | 12 ms                            |  |
|                        |                    | _         | 011                                                 | 6 ms                                                 | 111                                                                                                             | 24 ms                            |  |
|                        |                    |           | waits sum of soft start sequence configuration      | time and idle<br>n register. If m<br>of the soft sta | fter the soft-start time extime before it executes the core than one regulator is sufficient among the regular. | he next power on enabled, the PM |  |



If more than one configuration register is used for power on sequence, the first register must start at R40 and it must go in sequential
order to R43 to turn on all desired regulators. In other words, there must not be any gap of the register that is used for power on
sequence.

Table 132. R41<sup>1,2</sup> (Sheet 1 of 2)

|          | Address: 41H<br>Default: 0000001B |           |                                                                        |                                                           |  |  |  |
|----------|-----------------------------------|-----------|------------------------------------------------------------------------|-----------------------------------------------------------|--|--|--|
| Data Bit | Data Name                         | Attribute | Funct                                                                  | ion Description                                           |  |  |  |
|          |                                   |           | PMIC Power On Sequence Config                                          | 1.                                                        |  |  |  |
| L-7      | ONOFO 4                           | DWDE      | ONSEQ_1                                                                | Time Slot 2                                               |  |  |  |
| b7       | ONSEQ_1                           | RWPE      | 0                                                                      | Do Not Execute Config 1                                   |  |  |  |
|          |                                   |           | 1                                                                      | Enable Config 1                                           |  |  |  |
|          |                                   |           | Enable SWA Output Regulator in P                                       | ower On Sequence 1.                                       |  |  |  |
|          |                                   |           | ONSEQ_1_SWA_ENABLE                                                     | SWA Output Regulator                                      |  |  |  |
| b6       | ONSEQ_1_SWA_EN                    | RWPE      | 0                                                                      | Disable SWA Output Regulator                              |  |  |  |
|          |                                   |           | 1                                                                      | Enable SWA Output Regulator                               |  |  |  |
|          |                                   | N RWPE    | Enable SWB Output Regulator in P Only applicable if R4F[0]='0'. This b | oit is a Don't Care when R4F[0]='1'.                      |  |  |  |
| b5       | ONSEQ_1_SWB_EN                    |           | ONSEQ_1_SWB_ENABLE                                                     | SWB Output Regulator                                      |  |  |  |
|          |                                   |           | 0                                                                      | Disable SWB Output Regulator  Enable SWB Output Regulator |  |  |  |
|          |                                   |           |                                                                        | · · ·                                                     |  |  |  |
|          |                                   |           | Enable SWC Output Regulator in P                                       | ·<br>                                                     |  |  |  |
| b4       | ONSEQ 1 SWC EN                    | RWPE      | ONSEQ_1_SWC_ENABLE                                                     | SWC Output Regulator                                      |  |  |  |
|          | 01102 <u>4_1_</u> 0110_211        |           | 0                                                                      | Disable SWC Output Regulator                              |  |  |  |
|          |                                   | (0)       | 1                                                                      | Enable SWC Output Regulator                               |  |  |  |
|          |                                   |           | Enable SWD Output Regulator in P                                       | Power On Sequence 1.                                      |  |  |  |
| b3       | ONSEQ_1_SWD_EN                    | DWDE      | ONSEQ_1_SWD_ENABLE                                                     | SWD Output Regulator                                      |  |  |  |
| 03       | UNSEQ_I_SWD_EN                    | INVE      | 0                                                                      | Disable SWD Output Regulator                              |  |  |  |
|          |                                   |           | 1                                                                      | Enable SWD Output Regulator                               |  |  |  |



# Table 132. R41<sup>1,2</sup> (Sheet 2 of 2)

| Address: 41H Default: 0000001B |              |           |                                                                                                                                                                                                                                                                                                                                                                       |               |              |           |  |  |
|--------------------------------|--------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------------|-----------|--|--|
| Data Bit                       | Data Name    | Attribute |                                                                                                                                                                                                                                                                                                                                                                       | Function      | Description  |           |  |  |
|                                |              |           | Idle Time After Power                                                                                                                                                                                                                                                                                                                                                 | On Sequence C | onfig 0.     |           |  |  |
|                                |              |           | ONSEQ_1_IDLE                                                                                                                                                                                                                                                                                                                                                          | Idle Time     | ONSEQ_1_IDLE | Idle Time |  |  |
|                                | ONSEQ 1 IDLE |           | 000                                                                                                                                                                                                                                                                                                                                                                   | 0 ms          | 100          | 8 ms      |  |  |
|                                |              |           | 001                                                                                                                                                                                                                                                                                                                                                                   | 2 ms          | 101          | 10 ms     |  |  |
| b2 ~ b0                        |              | RWPE      | 010                                                                                                                                                                                                                                                                                                                                                                   | 4 ms          | 110          | 12 ms     |  |  |
|                                |              | 1000      | 011                                                                                                                                                                                                                                                                                                                                                                   | 6 ms          | 111          | 24 ms     |  |  |
|                                |              |           | The idle time is the additional time after the soft-start time expires. The PMIC waits sum of soft start time and idle time before it executes the next power on sequence configuration register. If more than one regulator is enabled, the PMIC uses the largest value of the soft start time among the regulators that are enabled in this configuration register. |               |              |           |  |  |

<sup>1.</sup> If any regulators are enabled in R40[6:3], those regulators must be configured as '1' in this sequence.

Table 133. R42<sup>1,2</sup> (Sheet 1 of 2)

| Address:<br>Default: ( | 42H<br>00000001B |           |                                                                           |                                                          |  |
|------------------------|------------------|-----------|---------------------------------------------------------------------------|----------------------------------------------------------|--|
| Data Bit               | Data Name        | Attribute | Functi                                                                    | ion Description                                          |  |
|                        |                  |           | PMIC Power On Sequence Config                                             | 2.                                                       |  |
| L-7                    | ONOFO O          | DWDE      | ONSEQ_2                                                                   | Time Slot 2                                              |  |
| b7                     | ONSEQ_2          | RWPE      | 0                                                                         | Do Not Execute Config 2                                  |  |
|                        |                  | 40        | 1                                                                         | Enable Config 2                                          |  |
|                        |                  |           | Enable SWA Output Regulator in Power On Sequence 2.                       |                                                          |  |
|                        | 011050 0 01111   | RWPE      | ONSEQ_2_SWA_ENABLE                                                        | SWA Output Regulator                                     |  |
| b6                     | ONSEQ_2_SWA_EN   |           | 0                                                                         | Disable SWA Output Regulator                             |  |
|                        |                  |           | 1                                                                         | Enable SWA Output Regulator                              |  |
|                        | 70               |           | Enable SWB Output Regulator in P<br>Only applicable if R4F[0]='0'. This b | ower On Sequence 2. Dit is a Don't Care when R4F[0]='1'. |  |
| b5                     | ONSEQ_2_SWB_EN   | RWPE      | ONSEQ_2_SWB_ENABLE                                                        | SWB Output Regulator                                     |  |
|                        |                  |           | 0                                                                         | Disable SWB Output Regulator                             |  |
|                        |                  |           | 1                                                                         | Enable SWB Output Regulator                              |  |

If more than one configuration register is used for power on sequence, the first register must start at R40 and it must go in sequential order to R43 to turn on all desired regulators. In other words, there must not be any gap of the register that is used for power on sequence.



# Table 133. R421,2 (Sheet 2 of 2)

| Address:<br>Default: 0 | 42H<br>00000001B |           |                                                |                                                     |                                                                                                                         |                                    |  |
|------------------------|------------------|-----------|------------------------------------------------|-----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|------------------------------------|--|
| Data Bit               | Data Name        | Attribute | Function Description                           |                                                     |                                                                                                                         |                                    |  |
|                        |                  |           | Enable SWC Output R                            | egulator in P                                       | ower On Sequence 2.                                                                                                     |                                    |  |
|                        | 01050 0 0140 511 | DWDE      | ONSEQ_2_SWC_                                   | ENABLE                                              | SWC Output Reg                                                                                                          | ulator                             |  |
| b4                     | ONSEQ_2_SWC_EN   | RWPE      | 0                                              |                                                     | Disable SWC Output Re                                                                                                   | gulator                            |  |
|                        |                  |           | 1                                              |                                                     | Enable SWC Output Reg                                                                                                   | gulator                            |  |
|                        |                  |           | Enable SWD Output R                            | egulator in P                                       | ower On Sequence 2.                                                                                                     |                                    |  |
|                        | 0N050 0 0WD 5N   | DWDE      | ONSEQ_2_SWD_ENABLE                             |                                                     | SWD Output Regulator                                                                                                    |                                    |  |
| b3                     | ONSEQ_2_SWD_EN   | RWPE      | 0                                              |                                                     | Disable SWD Output Regulator                                                                                            |                                    |  |
|                        |                  |           | 1                                              |                                                     | Enable SWD Output Regulator                                                                                             |                                    |  |
|                        |                  |           | Idle Time After Power On Sequence Config 2.    |                                                     |                                                                                                                         |                                    |  |
|                        |                  |           | ONSEQ_2_IDLE                                   | Idle Tim                                            | e ONSEQ_2_IDLE                                                                                                          | Idle Time                          |  |
|                        |                  |           | 000                                            | 0 ms                                                | 100                                                                                                                     | 8 ms                               |  |
|                        |                  |           | 001                                            | 2 ms                                                | 101                                                                                                                     | 10 ms                              |  |
| b2 ~ b0                | ONSEQ 2 IDLE     | RWPE      | 010                                            | 4 ms                                                | 110                                                                                                                     | 12 ms                              |  |
| 52 50                  | 011024_2_1022    | 1000 E    | 011                                            | 6 ms                                                | 111                                                                                                                     | 24 ms                              |  |
|                        |                  |           | waits sum of soft start sequence configuration | time and idle<br>n register. If r<br>of the soft st | after the soft-start time extended time before it executes the nore than one regulator is art time among the regulator. | ne next power on enabled, the PMIC |  |

<sup>1.</sup> If any regulators are enabled in R40[6:3] or R41[6:3], those regulators must be configured as '1' in this sequence.

Table 134. R43<sup>1,2</sup>

| Address: 43H<br>Default: 0000001B |                   |           |                                  |                              |  |  |  |
|-----------------------------------|-------------------|-----------|----------------------------------|------------------------------|--|--|--|
| Data Bit                          | Data Name         | Attribute | Function Description             |                              |  |  |  |
|                                   | 17 O1050 o        |           | PMIC Power On Sequence Config    | 3.                           |  |  |  |
| h-7                               |                   | RWPE      | ONSEQ_3                          | Time Slot 3                  |  |  |  |
| b7                                | ONSEQ_3           |           | 0                                | Do Not Execute Config 3      |  |  |  |
|                                   |                   |           | 1                                | Enable Config 3              |  |  |  |
|                                   |                   |           | Enable SWA Output Regulator in P | ower On Sequence 3.          |  |  |  |
| 1.0                               | 01050 0 0144 511  | DWDE      | ONSEQ_3_SWA_ENABLE               | SWA Output Regulator         |  |  |  |
| b6                                | b6 ONSEQ_3_SWA_EN | RWPE      | 0                                | Disable SWA Output Regulator |  |  |  |
|                                   |                   |           | 1                                | Enable SWA Output Regulator  |  |  |  |

<sup>2.</sup> If more than one configuration register is used for power on sequence, the first register must start at R40 and it must go in sequential order to R43 to turn on all desired regulators. In other words, there must not be any gap of the register that is used for power on sequence.



## Table 134. R43<sup>1,2</sup>

| Address<br>Default:  | : 43H<br>00000001B |           |                                                     |                                                                                                                              |                                                                                                                           |                                     |
|----------------------|--------------------|-----------|-----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-------------------------------------|
| Data Bit             | Data Name          | Attribute |                                                     | Funct                                                                                                                        | tion Description                                                                                                          |                                     |
|                      |                    |           | •                                                   | Enable SWB Output Regulator in Power On Sequence 3. Only applicable if R4F[0]='0'. This bit is a Don't Care when R4F[0]='1'. |                                                                                                                           |                                     |
| b5                   | ONSEQ_3_SWB_EN     | RWPE      | ONSEQ_3_SWB_                                        | ENABLE                                                                                                                       | SWB Output Reg                                                                                                            | ulator                              |
|                      |                    |           | 0                                                   |                                                                                                                              | Disable SWB Output Re                                                                                                     | gulator                             |
|                      |                    |           | 1                                                   |                                                                                                                              | Enable SWB Output Reg                                                                                                     | gulator                             |
|                      |                    |           | Enable SWC Output F                                 | Regulator in F                                                                                                               | Power On Sequence 3.                                                                                                      |                                     |
|                      | 011050 0 0110 511  | DIAMPE    | ONSEQ_3_SWC_                                        | ENABLE                                                                                                                       | SWC Output Reg                                                                                                            | ulator                              |
| b4                   | ONSEQ_3_SWC_EN     | RWPE      | 0                                                   | 0                                                                                                                            |                                                                                                                           | gulator                             |
|                      |                    |           | 1                                                   |                                                                                                                              | Enable SWC Output Regulator                                                                                               |                                     |
|                      |                    | RWPE      | Enable SWD Output Regulator in Power On Sequence 3. |                                                                                                                              |                                                                                                                           |                                     |
| 1.0                  | 01050 0 0145 51    |           | ONSEQ_3_SWD_ENABLE                                  |                                                                                                                              | SWD Output Reg                                                                                                            | ulator                              |
| b3                   | ONSEQ_3_SWD_EN     |           | 0                                                   | 70                                                                                                                           | Disable SWD Output Re                                                                                                     | gulator                             |
|                      |                    |           | 1                                                   |                                                                                                                              | Enable SWD Output Reg                                                                                                     | gulator                             |
|                      |                    |           | Idle Time After Power                               | On Sequence                                                                                                                  | e Config 3.                                                                                                               |                                     |
|                      |                    |           | ONSEQ_3_IDLE                                        | Idle Tim                                                                                                                     | e ONSEQ_3_IDLE                                                                                                            | Idle Time                           |
|                      |                    |           | 000                                                 | 0 ms                                                                                                                         | 100                                                                                                                       | 8 ms                                |
|                      |                    |           | 001                                                 | 2 ms                                                                                                                         | 101                                                                                                                       | 10 ms                               |
| LO LO                |                    | RWPE      | 010                                                 | 4 ms                                                                                                                         | 110                                                                                                                       | 12 ms                               |
| b2 ~ b0 ONSEQ_3_IDLE | RWPE               | 011       | 6 ms                                                | 111                                                                                                                          | 24 ms                                                                                                                     |                                     |
|                      |                    |           | waits sum of soft start sequence configuratio       | time and idle<br>n register. If<br>of the soft sta                                                                           | after the soft-start time ex<br>e time before it executes the<br>more than one regulator is<br>art time among the regulat | ne next power on senabled, the PMIC |

<sup>1.</sup> If any regulators are enabled in R40[6:3] or R41[6:3] or R42[6:3], those regulators must be configured as '1' in this sequence.

<sup>2.</sup> If more than one configuration register is used for power on sequence, the first register must start at R40 and it must go in sequential order to R43 to turn on all desired regulators. In other words, there must not be any gap of the register that is used for power on sequence.



## **Table 135. R45**

| Address<br>Default: | : 45H<br>01111000B |           |                                                                                                                                                                                                                                                                                                                                                    | 2                                  |  |
|---------------------|--------------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|--|
| Data Bit            | Data Name          | Attribute |                                                                                                                                                                                                                                                                                                                                                    | Function Description               |  |
| b7 ~ b1             | SWA_VSET           | RWPE      | SWA Output Regulator Voltage setting.  If R51[5]=1'b0: SWA Voltage=R45[7:1] * 5mV + 800mV. (Default: R45[7:1]=7'b0111100, SWA=1100mV)  If R51[5]=1'b1: SWA Voltage=R45[7:1] * 5mV + 600mV. (Default: R45[7:1]=7'b0111100, SWA=900mV).  PMIC guarantees efficiency spec and all electrical characteristics spec within a range of 1050mV to 1160mV. |                                    |  |
|                     |                    |           | SWA Output Threshold Low Sid                                                                                                                                                                                                                                                                                                                       | de Voltage For Power Good Status.  |  |
| b0                  | SWA PGL SET        | RWPE      | SWA_PGL_SET                                                                                                                                                                                                                                                                                                                                        | SWA_PGL_th                         |  |
| 50                  | SWA_FGL_SET        | RWPE      | 0                                                                                                                                                                                                                                                                                                                                                  | -5% from the setting in R45[7:1]   |  |
|                     |                    |           | 1                                                                                                                                                                                                                                                                                                                                                  | -7.5% from the setting in R45[7:1] |  |
|                     |                    |           | 1                                                                                                                                                                                                                                                                                                                                                  |                                    |  |

# Table 136. R46 (Sheet 1 of 2)

| Address:<br>Default: ( | : 46H<br>01100000B |               |                                     |                                                                                  |
|------------------------|--------------------|---------------|-------------------------------------|----------------------------------------------------------------------------------|
| Data Bit               | Data Name          | Attribute     |                                     | Function Description                                                             |
|                        |                    |               | SWA Output Threshold High           | n Side Voltage For Power Good Status.                                            |
|                        |                    |               | SWA_PGH_SET                         | SWA_PGH_th                                                                       |
| h7 hC                  | CWA DOLL OFT       | DWDE          | 00                                  | +5% from the setting in R45[7:1]                                                 |
| b7 ~ b6                | SWA_PGH_SET        | RWPE          | 01                                  | +7.5% from the setting in R45[7:1]                                               |
|                        |                    |               | 10                                  | +10% from the setting in R45[7:1]                                                |
|                        |                    | $O_{\lambda}$ | 11                                  | Reserved                                                                         |
|                        |                    | 9             |                                     | shold for Over Voltage Status.<br>than Power Good High Side Voltage threshold in |
|                        |                    |               | SWA_OV_SET                          | SWA_OV_th                                                                        |
| b5 ~ b4 SWA_OV_SET     | RWPE               | 00            | +7.5% from the setting in R45[7:1]  |                                                                                  |
|                        | 70                 |               | 01                                  | +10% from the setting in R45[7:1]                                                |
|                        |                    | 10            | +12.5% from the setting in R45[7:1] |                                                                                  |
|                        |                    |               | 11                                  | Reserved                                                                         |



## Table 136. R46 (Sheet 2 of 2)

| Address:<br>Default: | : 46H<br>01100000B |           |                                                                    | . (                                                                             | 1 De |
|----------------------|--------------------|-----------|--------------------------------------------------------------------|---------------------------------------------------------------------------------|------|
| Data Bit             | Data Name          | Attribute | Fu                                                                 | nction Description                                                              |      |
|                      |                    |           | SWA Output Regulator Thresho                                       | old for Under Voltage Lockout Status.                                           |      |
|                      |                    |           | SWA_UV_SET                                                         | SWA_UV_th                                                                       |      |
| b3 ~ b2              | SWA UV SET         | RWPE      | 00                                                                 | -10% from the setting in R45[7:1]                                               |      |
| 03 ~ 02              | SVVA_UV_SET        | KVVFE     | 01                                                                 | -12.5% from the setting in R45[7:1]                                             |      |
|                      |                    |           | 10                                                                 | Reserved                                                                        |      |
|                      |                    |           | 11                                                                 | Reserved                                                                        |      |
|                      |                    |           | SWA Output Regulator Soft Sto<br>for buck regulator to go from ste | p Time After VR Disable. This is the time it take<br>eady state voltage to 0 V. | es   |
|                      |                    |           | SWA_SSTOP_TIME                                                     | SSTOP Time                                                                      |      |
| b1 ~ b0              | SWA SSTOP TIME     | RWPE      | 00                                                                 | 0.5 ms                                                                          |      |
|                      |                    |           | 01                                                                 | 1 ms                                                                            |      |
|                      |                    |           | 10                                                                 | 2 ms                                                                            |      |
|                      |                    |           | 11                                                                 | 4 ms                                                                            |      |

# Table 137. R47

| Address: 47H Default: 01111000B |             |           |                                                                                                                                                                                                                                                                                                                                                                                     |                                    |  |
|---------------------------------|-------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|--|
| Data Bit                        | Data Name   | Attribute |                                                                                                                                                                                                                                                                                                                                                                                     | Function Description               |  |
| b7 ~ b1                         | SWB_VSET    | RWPE      | SWB Output Regulator Voltage setting. Only applicable if R4F[0]='0'.  If R51[4]=1'b0: SWB Voltage=R47[7:1] * 5mV + 800mV.  (Default: R47[7:1]=7'b0111100, SWB=1100mV)  If R51[4]=1'b1: SWB Voltage=R47[7:1] * 5mV + 600mV.  (Default: R47[7:1]=7'b0111100, SWB=900mV).  PMIC guarantees efficiency spec and all electrical characteristics spec within a range of 1050mV to 1160mV. |                                    |  |
|                                 | C           |           | SWB Output Threshold Low Side Voltage For Power Good Status. Only applicable if R4F[0]='0'.                                                                                                                                                                                                                                                                                         |                                    |  |
| b0                              | SWB_PGL_SET | RWPE      | SWB_PGL_SET                                                                                                                                                                                                                                                                                                                                                                         | SWB_PGL_th                         |  |
|                                 |             |           | 0                                                                                                                                                                                                                                                                                                                                                                                   | -5% from the setting in R47[7:1]   |  |
|                                 |             |           | 1                                                                                                                                                                                                                                                                                                                                                                                   | -7.5% from the setting in R47[7:1] |  |



# Table 138. R48

| Address<br>Default: | : 48H<br>01100000B |           |                                                                                              |                                                                    |                     |
|---------------------|--------------------|-----------|----------------------------------------------------------------------------------------------|--------------------------------------------------------------------|---------------------|
| Data Bit            | Data Name          | Attribute | F                                                                                            | unction Description                                                |                     |
|                     |                    |           | SWB Output Threshold High Si if R4F[0]='0'.                                                  | de Voltage For Power Good Stat                                     | us. Only applicable |
|                     |                    |           | SWB_PGH_SET                                                                                  | SWB_PGH_th                                                         |                     |
| b7 ~ b6             | SWB_PGH_SET        | RWPE      | 00                                                                                           | +5% from the setting in R47[7:                                     | 1]                  |
|                     |                    |           | 01                                                                                           | +7.5% from the setting in R47[                                     | 7:1]                |
|                     |                    |           | 10                                                                                           | +10% from the setting in R47[7                                     | 7:1]                |
|                     |                    |           | 11                                                                                           | Reserved                                                           |                     |
|                     |                    |           | SWB Output Regulator Thresholds Setting must be higher that R48[7:6]. Only applicable if R41 | n Power Good High Side Voltag                                      | e threshold in      |
|                     |                    |           | SWB_OV_SET                                                                                   | SWB_OV_th                                                          |                     |
| b5 ~ b4             | SWB_OV_SET         | RWPE      | 00                                                                                           | +7.5% from the setting in R47[                                     | 7:1]                |
|                     |                    |           | 01                                                                                           | +10% from the setting in R47[7                                     | ·:1]                |
|                     |                    |           | 10                                                                                           | +12.5% from the setting in R47                                     | [7:1]               |
|                     |                    |           | 11                                                                                           | Reserved                                                           |                     |
|                     |                    |           | SWB Output Regulator Threshold applicable if R4F[0]='0'.                                     | old for Under Voltage Lockout Si                                   | atus. Only          |
|                     |                    |           | SWB_UV_SET                                                                                   | SWB_UV_th                                                          |                     |
| b3 ~ b2             | SWB_UV_SET         | RWPE      | 00                                                                                           | -10% from the setting in R47[7                                     | :1]                 |
|                     |                    |           | 01                                                                                           | -12.5% from the setting in R47                                     | [7:1]               |
|                     |                    |           | 10                                                                                           | Reserved                                                           |                     |
|                     |                    | 30        | 11                                                                                           | Reserved                                                           |                     |
|                     |                    | 5         |                                                                                              | op Time After VR Disable. This is eady state voltage to 0V. Only a |                     |
|                     |                    |           | SWA_SSTOP_TIME                                                                               | SSTOP Time                                                         |                     |
| b1 ~ b0             | SWB_SSTOP_TIME     | RWPE      | 00                                                                                           | 0.5 ms                                                             |                     |
|                     |                    |           | 01                                                                                           | 1 ms                                                               |                     |
|                     |                    |           | 10                                                                                           | 2 ms                                                               |                     |
|                     |                    |           | 11                                                                                           | 4 ms                                                               |                     |



#### **Table 139. R49**

| Address:<br>Default: | : 49H<br>01111000B |           |                                                                                                             | ~ (                                |  |
|----------------------|--------------------|-----------|-------------------------------------------------------------------------------------------------------------|------------------------------------|--|
| Data Bit             | Data Name          | Attribute | Fu                                                                                                          | unction Description                |  |
|                      |                    |           | SWC Output Regulator Voltag                                                                                 | e setting.                         |  |
|                      |                    |           | If R51[3]=1'b0: SWC Voltage=R49[7:1] * 5mV + 800mV.<br>(Default: R49[7:1]=7'b0111100, SWC=1100mV)           |                                    |  |
| b7 ~ b1              | SWC_VSET           | RWPE      | If R51[3]=1'b1: SWC Voltage=R49[7:1] * 5mV + 600mV. (Default: R49[7:1]=7'b0111100, SWC=900mV).              |                                    |  |
|                      |                    |           | PMIC guarantees efficiency spec and all electrical characteristics spec within a range of 1050mV to 1160mV. |                                    |  |
|                      |                    |           | SWC Output Threshold Low Side Voltage For Power Good Status.                                                |                                    |  |
| b0                   | SWC PGL SET        | RWPE      | SWC_PGL_SET                                                                                                 | SWC_PGL_th                         |  |
| 00                   | 300_FGL_5E1        |           | 0                                                                                                           | -5% from the setting in R49[7:1]   |  |
|                      |                    |           | 1                                                                                                           | -7.5% from the setting in R49[7:1] |  |
|                      |                    |           | •                                                                                                           |                                    |  |

# Table 140. R4A (Sheet 1 of 2)

| Address: 4AH<br>Default: 01100000B |              |           |                                                                                                                                               |                                     |  |
|------------------------------------|--------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|--|
| Data Bit                           | Data Name    | Attribute | (2) <sup>2</sup>                                                                                                                              | Function Description                |  |
|                                    |              |           | SWC Output Threshold High                                                                                                                     | Side Voltage For Power Good Status. |  |
|                                    |              |           | SWC_PGH_SET                                                                                                                                   | SWC_PGH_th                          |  |
| h7 h0                              | CWC DOLL CET | DWDE      | 00                                                                                                                                            | +5% from the setting in R49[7:1]    |  |
| b7 ~ b6                            | SWC_PGH_SET  | RWPE      | 01                                                                                                                                            | +7.5% from the setting in R49[7:1]  |  |
|                                    |              |           | 10                                                                                                                                            | +10% from the setting in R49[7:1]   |  |
|                                    |              |           | /11                                                                                                                                           | Reserved                            |  |
|                                    |              | 5         | SWC Output Regulator Threshold for Over Voltage Status.  This setting must be higher than Power Good High Side Voltage threshold in R4A[7:6]. |                                     |  |
|                                    |              |           | SWC_OV_SET                                                                                                                                    | SWC_OV_th                           |  |
| b5 ~ b4                            | SWC_OV_SET   | RWPE      | 00                                                                                                                                            | +7.5% from the setting in R49[7:1]  |  |
| 101                                |              | 01        | +10% from the setting in R49[7:1]                                                                                                             |                                     |  |
|                                    |              |           | 10                                                                                                                                            | +12.5% from the setting in R49[7:1] |  |
|                                    |              |           | 11                                                                                                                                            | Reserved                            |  |



## Table 140. R4A (Sheet 2 of 2)

| Address Default:      | : 4AH<br>01100000B |           |                                                                    | . (                                                                              |    |
|-----------------------|--------------------|-----------|--------------------------------------------------------------------|----------------------------------------------------------------------------------|----|
| Data Bit              | Data Name          | Attribute | Fu                                                                 | nction Description                                                               | 3  |
|                       |                    |           | SWC Output Regulator Thresho                                       | old for Under Voltage Lockout Status.                                            |    |
|                       |                    |           | SWC_UV_SET                                                         | SWC_UV_th                                                                        |    |
| <b>b</b> 0 <b>b</b> 0 | CMC IIV CET        | חאיסר     | 00                                                                 | -10% from the setting in R49[7:1]                                                |    |
| b3 ~ b2               | SWC_UV_SET         | RWPE      | 01                                                                 | -12.5% from the setting in R49[7:1]                                              |    |
|                       |                    |           | 10                                                                 | Reserved                                                                         |    |
|                       |                    |           | 11                                                                 | Reserved                                                                         |    |
|                       |                    |           | SWC Output Regulator Soft Sto<br>for buck regulator to go from ste | op Time After VR Disable. This is the time it take<br>eady state voltage to 0 V. | es |
|                       |                    |           | SWC_SSTOP_TIME                                                     | SSTOP Time                                                                       |    |
| b1 ~ b0               | SWC_SSTOP_TIME     | RWPE      | 00                                                                 | 0.5 ms                                                                           |    |
|                       |                    |           | 01                                                                 | 1 ms                                                                             |    |
|                       |                    |           | 10                                                                 | 2 ms                                                                             |    |
|                       |                    |           | 11                                                                 | 4 ms                                                                             |    |

# Table 141. R4B

| Address: 4BH<br>Default: 01111000B |             |           |                                                                                                             |                                  |
|------------------------------------|-------------|-----------|-------------------------------------------------------------------------------------------------------------|----------------------------------|
| Data Bit                           | Data Name   | Attribute | Fu                                                                                                          | nction Description               |
|                                    |             |           | SWD Output Regulator Voltage                                                                                | e setting.                       |
|                                    |             | RWPE      | If R51[0]=1'b0: SWD Voltage=R4B[7:1] * 5mV + 1500mV.<br>(Default: R4B[7:1]=7'b0111100, SWD=1800mV)          |                                  |
| b7 ~ b1                            | SWD_VSET    |           | If R51[0]=1'b1: SWD Voltage=R4B[7:1] * 5mV + 2200mV. (Default: R4B[7:1]=7'b0111100, SWD=2500mV).            |                                  |
|                                    |             |           | PMIC guarantees efficiency spec and all electrical characteristics spec within a range of 1750mV to 1850mV. |                                  |
|                                    |             |           | SWD Output Threshold Low Side Voltage For Power Good Status.                                                |                                  |
| b0 SWD_PGL_SET                     | SWD DGL SET | RWPE      | SWD_PGL_SET                                                                                                 | SWD_PGL_th                       |
|                                    | SWD_FGL_SET | KWFE      | 0                                                                                                           | -5% from the setting in R4B[7:1] |
|                                    |             | 1         | -7.5% from the setting in R4B[7:1]                                                                          |                                  |



#### Table 142. R4C

| Address<br>Default: | : 4CH<br>01100000B |           |                                                                      |                                                                   | . <                 |  |
|---------------------|--------------------|-----------|----------------------------------------------------------------------|-------------------------------------------------------------------|---------------------|--|
| Data Bit            | Data Name          | Attribute | F                                                                    | unction Description                                               |                     |  |
|                     |                    |           | SWD Output Threshold High S                                          | Side Voltage For Power Good Sta                                   | atus.               |  |
|                     |                    |           | SWD_PGH_SET                                                          | SWD_PGH_th                                                        |                     |  |
| . =                 | 04/5 5011 057      | DIAIDE    | 00                                                                   | +5% from the setting in R4B[7:                                    | 1]                  |  |
| b7 ~ b6             | SWD_PGH_SET        | RWPE      | 01                                                                   | +7.5% from the setting in R4B[                                    | 7:1]                |  |
|                     |                    |           | 10                                                                   | +10% from the setting in R4B[                                     | 7:1]                |  |
|                     |                    |           | 11                                                                   | Reserved                                                          |                     |  |
|                     |                    |           | SWD Output Regulator Threst This setting must be higher th R4C[7:6]. | hold for Over Voltage Status.<br>an Power Good High Side Voltag   | e threshold in      |  |
|                     |                    |           | SWD_OV_SET                                                           | SWD_OV_th                                                         |                     |  |
| b5 ~ b4             | SWD_OV_SET         | RWPE      | 00                                                                   | +7.5% from the setting in R4B                                     | [7:1]               |  |
|                     |                    |           | 01 +10% from the setting in R4B[7:1]                                 |                                                                   | 7:1]                |  |
|                     |                    |           | 10 +12.5% from the setting in R4B[7:1]                               |                                                                   | B[7:1]              |  |
|                     |                    |           | 11                                                                   | Reserved                                                          |                     |  |
|                     |                    |           | SWD Output Regulator Threshold for Under Voltage Lockout Status.     |                                                                   |                     |  |
|                     |                    |           | SWD_UV_SET                                                           | SWD_UV_th                                                         |                     |  |
| <b>LO</b> LO        | CWD LIV CET        | חאיסי     | 00                                                                   | -10% from the setting in R4B[7                                    | <b>':1</b> ]        |  |
| b3 ~ b2             | SWD_UV_SET         | RWPE      | 01                                                                   | -12.5% from the setting in R4E                                    | 3[7:1]              |  |
|                     |                    |           | 10                                                                   | Reserved                                                          |                     |  |
|                     |                    |           | 11                                                                   | Reserved                                                          |                     |  |
|                     |                    | <b>10</b> | SWD Output Regulator Soft S for buck regulator to go from s          | top Time After VR Disable. This i<br>steady state voltage to 0 V. | s the time it takes |  |
|                     |                    | )         | SWD_SSTOP_TIME                                                       | SSTOP Time                                                        |                     |  |
| b1 ~ b0             | SWD_SSTOP_TIME     | RWPE      | 00                                                                   | 1 ms                                                              |                     |  |
|                     |                    |           | 01                                                                   | 2 ms                                                              |                     |  |
|                     | 101                |           | 10                                                                   | 4 ms                                                              |                     |  |
|                     | 7                  |           | 11                                                                   | 8 ms                                                              |                     |  |



# Table 143. R4D

| Address<br>Default: | : 4DH<br>10011001B |           |                                               | , (                                                        |
|---------------------|--------------------|-----------|-----------------------------------------------|------------------------------------------------------------|
| Data Bit            | Data Name          | Attribute |                                               | Function Description                                       |
|                     |                    |           | SWA output regulator mo                       |                                                            |
|                     |                    |           | 00                                            | Reserved                                                   |
| o7 ~ b6             | SWA_MODE_SELECT    | RWPE      | 01                                            | Reserved                                                   |
|                     |                    |           | 10                                            | COT; DCM<br>(Constant on Time; Discontinuous Current Mode) |
|                     |                    |           | 11                                            | COT; Forced CCM                                            |
|                     |                    |           | SWA output regulator sw                       | vitching frequency.                                        |
|                     |                    |           | SWA_FREQ                                      | Switching Frequency                                        |
|                     |                    |           | 00                                            | 500 kHz                                                    |
| 5 ~ b4              | SWA_FREQ           | RWPE      | 01                                            | 750 kHz <sup>1</sup>                                       |
| JS ~ D4             | SWA_FREQ           | RWPE      | 10                                            | 1000 kHz                                                   |
|                     |                    |           | 11                                            | 1250 kHz                                                   |
|                     |                    |           | load transient respo                          | ode selection. Only applicable if R4F[0] = '0'.            |
|                     |                    |           | 00                                            | Reserved                                                   |
| o3 ~ b2             | SWB_MODE_SELECT    | RWPE      | 01                                            | Reserved                                                   |
|                     |                    | 0         | 10                                            | COT; DCM (Constant on Time; Discontinuous Current Mode)    |
|                     |                    |           | 11                                            | COT; Forced CCM                                            |
|                     |                    | 9         | SWB output regulator sw                       | vitching frequency. Only applicable if R4F[0] = '0'.       |
|                     |                    |           | SWB_FREQ                                      | Switching Frequency                                        |
|                     | _()                |           | 00                                            | 500 kHz                                                    |
| 1 ~ b0              | SWB_FREQ           | RWPE      | 01                                            | 750 kHz <sup>1</sup>                                       |
| טט טט               | SWB_FREQ           | IVVE _    | 10                                            | 1000 kHz                                                   |
|                     |                    |           | 11                                            | 1250 kHz                                                   |
|                     |                    |           | 750kHz setting is recload transient response. | quired to achieve good performance of efficiency and nse.  |



# **Table 144. R4E**

| Address<br>Default: | : 4EH<br>10011001B  |                 |                                               | . <                                                        |  |  |
|---------------------|---------------------|-----------------|-----------------------------------------------|------------------------------------------------------------|--|--|
| Data Bit            | Data Name           | Attribute       | Function Description                          |                                                            |  |  |
|                     |                     |                 | SWC output regulator mode selection.          |                                                            |  |  |
|                     |                     | SWC_MODE_SELECT | SWC Switching Mode                            |                                                            |  |  |
|                     |                     |                 | 00                                            | Reserved                                                   |  |  |
| b7 ~ b6             | SWC_MODE_SELECT     | RWPE            | 01                                            | Reserved                                                   |  |  |
|                     |                     |                 | 10                                            | COT; DCM<br>(Constant on Time; Discontinuous Current Mode) |  |  |
|                     |                     |                 | 11                                            | COT; Forced CCM                                            |  |  |
|                     |                     |                 | SWC output regulator sv                       | vitching frequency.                                        |  |  |
|                     |                     |                 | SWC_FREQ                                      | Switching Frequency                                        |  |  |
| b5 ~ b4 SWC_FREQ    |                     |                 | 00                                            | 500 kHz                                                    |  |  |
|                     | SWC FREO            | RWPE            | 01                                            | 750 kHz <sup>1</sup>                                       |  |  |
|                     | OWO_I NEQ           |                 | 10                                            | 1000 kHz                                                   |  |  |
|                     |                     |                 | 11                                            | 1250 kHz                                                   |  |  |
|                     |                     |                 |                                               | ode selection. Only applicable if R4F[0] = '0'.            |  |  |
|                     |                     |                 | SWD_MODE_SELECT                               | SWD Switching Mode                                         |  |  |
| o3 ~ b2             | SWD_MODE_SELECT     | RWPE            | 00                                            | Reserved Reserved                                          |  |  |
| 50 52               | - 0WB_INIOBE_CEEEOT | IXWI E          | 10                                            | COT; DCM<br>(Constant on Time; Discontinuous Current Mode) |  |  |
|                     |                     |                 | 11                                            | COT; Forced CCM                                            |  |  |
|                     |                     |                 | SWD output regulator sw                       | vitching frequency. Only applicable if R4F[0] = '0'.       |  |  |
|                     | ~                   |                 | SWD_FREQ                                      | Switching Frequency                                        |  |  |
|                     |                     |                 | 00                                            | 500 kHz                                                    |  |  |
| 4 10                | (1)                 | DWE             | 01                                            | 750 kHz <sup>1</sup>                                       |  |  |
| 1 ~ b0              | SWD_FREQ            | RWPE            | 10                                            | 1000 kHz                                                   |  |  |
|                     |                     |                 | 11                                            | 1250 kHz                                                   |  |  |
|                     |                     |                 | 750kHz setting is recload transient response. | quired to achieve good performance of efficiency and nse.  |  |  |



# Table 145. R4F

| Address<br>Default: | : 4FH<br>00000000B |           |                                                                                                                                                                                            | , (                                                                                                                    |  |  |
|---------------------|--------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|--|--|
| Data Bit            | Data Name          | Attribute |                                                                                                                                                                                            | Function Description                                                                                                   |  |  |
|                     |                    |           | Applicable to Output OV                                                                                                                                                                    | ., SWB, SWC and SWD Disable Control for OV and UV.                                                                     |  |  |
|                     |                    |           | SW_DISABLE_CTRL                                                                                                                                                                            | Regulators                                                                                                             |  |  |
|                     |                    |           | 0                                                                                                                                                                                          | Disable all switching regulators of PMIC                                                                               |  |  |
| b7                  | SW_DISABLE_CTRL    | RWPE      | 1                                                                                                                                                                                          | Disable only the effected switching output regulator. The rest of the PMIC's switching regulators remains operational. |  |  |
|                     |                    |           | For standard DDR5 RDIMM and DDR5 LRDIMM, this bit must be always configured to '0'.  For DDR5 NVDIMM or any other custom DIMM, this bit can be configured to either '0' or '1' as desired. |                                                                                                                        |  |  |
| b6 ~ b5             | Reserved           | RV        | Reserved                                                                                                                                                                                   | <b>A</b>                                                                                                               |  |  |
|                     |                    |           | SWA Output Regulator                                                                                                                                                                       | Remote Sensing Scheme on DIMM.                                                                                         |  |  |
|                     | b4 SWA_REMOTE_SEN  | RWPE      | SWA_REMOTE_SEN                                                                                                                                                                             | SWA Remote Sensing                                                                                                     |  |  |
| b4                  |                    |           | 0                                                                                                                                                                                          | Single-Ended Remote Sensing on DIMM.                                                                                   |  |  |
|                     |                    |           | 1                                                                                                                                                                                          | Differential Remote Sensing on DIMM                                                                                    |  |  |
| b3                  | Reserved           | RV        | Reserved                                                                                                                                                                                   |                                                                                                                        |  |  |
|                     |                    |           | SWC Output Regulator                                                                                                                                                                       | Remote Sensing Scheme on DIMM.                                                                                         |  |  |
|                     |                    |           | SWC_REMOTE_SEN                                                                                                                                                                             | SWC Remote Sensing                                                                                                     |  |  |
| b2                  | SWC_REMOTE_SEN     | RWPE      | 0                                                                                                                                                                                          | Single-Ended Remote Sensing on DIMM.                                                                                   |  |  |
|                     |                    | CO        | 1                                                                                                                                                                                          | Differential Remote Sensing on DIMM                                                                                    |  |  |
|                     |                    |           | SWD Output Regulator                                                                                                                                                                       | Remote Sensing Scheme on DIMM.                                                                                         |  |  |
|                     |                    |           | SWD_REMOTE_SEN                                                                                                                                                                             | SWD Remote Sensing                                                                                                     |  |  |
| Ì                   |                    |           | OVID_REMIOTE_DEN                                                                                                                                                                           | Single-Ended Remote Sensing on DIMM.                                                                                   |  |  |
| b1                  | SWD_REMOTE_SEN     | RWPE      | 0                                                                                                                                                                                          | (Use SWD_FB_N pin as PID input pin to determine PMIC's ID)                                                             |  |  |
|                     |                    |           | 1                                                                                                                                                                                          | Differential Remote Sensing on DIMM                                                                                    |  |  |
|                     | 5                  |           | module.                                                                                                                                                                                    | o three different PMICs can be placed on the DIMM one PMIC can be placed on the DIMM module.                           |  |  |
|                     |                    |           | SWA and SWB Phase F                                                                                                                                                                        | Regulator Mode Selection.                                                                                              |  |  |
|                     |                    |           | SWAB_PHASE_MODE                                                                                                                                                                            | SWA/B Regulator Mode                                                                                                   |  |  |
| b0                  | SWAB_PHASE_MODE    | RWPE      | 0                                                                                                                                                                                          | Single Phase Regulator Mode                                                                                            |  |  |
|                     | 1                  |           |                                                                                                                                                                                            |                                                                                                                        |  |  |



# Table 146. R50 (Sheet 1 of 2)

| Address<br>Default: | : 50H<br>00000000B |           |                                                                         |                                                          |
|---------------------|--------------------|-----------|-------------------------------------------------------------------------|----------------------------------------------------------|
| Data Bit            | Data Name          | Attribute | Function                                                                | n Description <sup>1</sup>                               |
|                     |                    |           | SWA Output Current Limiter Warning Low Current PMIC Encoding Definition | Threshold Setting. (COT Valley current limit (PMIC5010): |
|                     |                    |           | SWA_OCW_SET                                                             | SWA_OCW_th                                               |
|                     |                    |           | 00                                                                      | 2.0 A                                                    |
|                     |                    |           | 01                                                                      | 2.5 A                                                    |
|                     |                    |           | 10                                                                      | 3.0 A                                                    |
| 7 ~ b6              | SWA_OCW_SET        | RWPE      | 11                                                                      | 3.5 A                                                    |
|                     |                    |           | High Current PMIC Encoding Definition                                   | n (PMIC5000):                                            |
|                     |                    |           | SWA_OCW_SET                                                             | SWA_OCW_th                                               |
|                     |                    |           | 00                                                                      | 4.0 A                                                    |
|                     |                    |           | 01                                                                      | 4.5 A                                                    |
|                     |                    |           | 10                                                                      | 5.0 A                                                    |
|                     |                    |           | 11                                                                      | 5.5 A                                                    |
|                     |                    |           |                                                                         |                                                          |
|                     |                    |           | SWB_OCW_SET                                                             | SWB_OCW_th                                               |
|                     |                    |           | 00                                                                      | 2.0 A                                                    |
|                     |                    |           | 01                                                                      | 2.5 A                                                    |
|                     | OMB COM OFT        | DIAMPE    | 10                                                                      | 3.0 A                                                    |
| 5 ~ b4              | SWB_OCW_SET        | RWPE      | 11                                                                      | 3.5 A                                                    |
|                     |                    |           | High Current PMIC Encoding Definition                                   | n (PMIC5000):                                            |
|                     |                    |           | Trigit Garrett Twie Encoding Bellinde                                   | 11 (1 141103000).                                        |
|                     | 20                 |           | SWB_OCW_SET                                                             | SWB_OCW_th                                               |
|                     | 3                  |           |                                                                         | ,                                                        |
|                     | 1 OC               |           | SWB_OCW_SET                                                             | SWB_OCW_th                                               |
|                     | 1800               |           | SWB_OCW_SET                                                             | SWB_OCW_th                                               |



# Table 146. R50 (Sheet 2 of 2)

| Address: 50H<br>Default: 00000000B |             |           |                                                                              |                                                           |  |  |  |  |
|------------------------------------|-------------|-----------|------------------------------------------------------------------------------|-----------------------------------------------------------|--|--|--|--|
| Data Bit                           | Data Name   | Attribute | Function                                                                     | Description <sup>1</sup>                                  |  |  |  |  |
|                                    |             |           | SWC Output Current Limiter Warning T<br>Low Current PMIC Encoding Definition | hreshold Setting. (COT Valley current limit) (PMIC5010):  |  |  |  |  |
|                                    |             |           | SWC_OCW_SET                                                                  | SWC_OCW_th                                                |  |  |  |  |
|                                    |             |           | 00                                                                           | 2.0 A                                                     |  |  |  |  |
|                                    |             |           | 01                                                                           | 2.5 A                                                     |  |  |  |  |
|                                    |             |           | 10                                                                           | 3.0 A                                                     |  |  |  |  |
| b3 ~ b2                            | SWC_OCW_SET | RWPE      | 11                                                                           | 3.5 A                                                     |  |  |  |  |
|                                    |             | =         | High Current PMIC Encoding Definition                                        | (PMIC5000):                                               |  |  |  |  |
|                                    |             |           | SWC_OCW_SET                                                                  | SWC_OCW_th                                                |  |  |  |  |
|                                    |             |           | 00                                                                           | 4.0 A                                                     |  |  |  |  |
|                                    |             |           | 01                                                                           | 4.5 A                                                     |  |  |  |  |
|                                    |             |           | 10                                                                           | 5.0 A                                                     |  |  |  |  |
|                                    |             |           | 11                                                                           | 5.5 A                                                     |  |  |  |  |
|                                    |             |           | SWD Output Current Limiter Warning T<br>Low Current PMIC Encoding Definition | Threshold Setting. (COT Valley current limit) (PMIC5010): |  |  |  |  |
|                                    |             |           | SWD_OCW_SET                                                                  | SWD_OCW_th                                                |  |  |  |  |
|                                    |             |           | 00                                                                           | 2.0 A                                                     |  |  |  |  |
|                                    |             |           | 01                                                                           | 2.5 A                                                     |  |  |  |  |
|                                    |             |           | 10                                                                           | 3.0 A                                                     |  |  |  |  |
| b1 ~ b0                            | SWD_OCW_SET | RWPE      | 11                                                                           | 3.5 A                                                     |  |  |  |  |
| D1 D0                              | 000_000_021 | IVVI E    | High Current PMIC Encoding Definition                                        | (PMIC5000):                                               |  |  |  |  |
|                                    |             | 0         | SWD_OCW_SET                                                                  | SWD_OCW_th                                                |  |  |  |  |
|                                    |             |           | 00                                                                           | 4.0 A                                                     |  |  |  |  |
|                                    |             |           | 01                                                                           | 4.5 A                                                     |  |  |  |  |
|                                    | 101         |           | 10                                                                           | 5.0 A                                                     |  |  |  |  |
|                                    |             |           | 11                                                                           | 5.5 A                                                     |  |  |  |  |

<sup>1.</sup> Please set valley current limit to "11" code for full load current operation.



# Table 147. R51

| Address<br>Default: ( | : 51H<br>01000010B |           |                                                          |                                                     | •    |  |
|-----------------------|--------------------|-----------|----------------------------------------------------------|-----------------------------------------------------|------|--|
| Data Bit              | Data Name          | Attribute |                                                          | Function Description                                | t    |  |
|                       |                    |           | VLDO_1.8V LDO Output Vo                                  | tage Setting.                                       |      |  |
|                       |                    |           | LDO1P8_VSET                                              | VLDO_1.8V LDO Voltage                               |      |  |
|                       |                    |           | 00                                                       | 1.7 V                                               |      |  |
| b7 ~ b6               | LDO1P8_VSET        | RWPE      | 01                                                       | 1.8 V                                               |      |  |
|                       | _                  |           | 10                                                       | 1.9 V                                               |      |  |
|                       |                    |           | 11                                                       | Reserved                                            |      |  |
|                       |                    |           | The VLDO_1.8V Power Goo of the setting in this register. | d threshold in register R1A[2] is always fixed rega | rdle |  |
|                       |                    |           | SWA Output Voltage Range                                 | Selection. Apply to Register R45[7:1]               |      |  |
|                       |                    |           | SWA_RANGE                                                | SWA Output Voltage Range                            |      |  |
| b5                    | SWA_RANGE          | RWPE      | 0                                                        | Range: 800 mV to 1435 mV for SWA; 5mV step si       | ze   |  |
|                       |                    |           | 1                                                        | Range: 600 mV to 1235 mV for SWA; 5mV step size     |      |  |
|                       |                    |           | SWB Output Voltage Range                                 | Selection. Apply to Register R47[7:1]               |      |  |
|                       |                    | RWPE      | SWB_RANGE                                                | SWB Output Voltage Range                            |      |  |
| b4                    | SWB_RANGE          |           | 0                                                        | Range: 800 mV to 1435 mV for SWB; 5mV step si       | ze   |  |
|                       |                    |           | 1                                                        | Range: 600 mV to 1235 mV for SWB; 5mV step si       | ze   |  |
|                       |                    |           | SWC Output Voltage Range R4F[0]='0'.                     | Selection. Apply to Register R49[7:1]. Only applic  | abl  |  |
| b3                    | SWC_RANGE          | RWPE      | SWC_RANGE                                                | SWC Output Voltage Range                            |      |  |
|                       | _                  |           | 0                                                        | Range: 800 mV to 1435 mV for SWC; 5mV step s        | ze   |  |
|                       |                    |           | 1                                                        | Range: 600 mV to 1235 mV for SWC; 5mV step s        | ze   |  |
|                       |                    | <u> </u>  | VLDO_1.0V LDO Output Vo                                  | tage Setting.                                       |      |  |
|                       |                    |           | LDO1P0_VSET                                              | VLDO_1.0V LDO Voltage                               |      |  |
|                       | L POLESCE DE       | DW :==    | 00                                                       | 0.9 V                                               |      |  |
| b2 ~ b1               | LDO1P0_VSET        | RWPE      | 01                                                       | 1.0 V                                               |      |  |
|                       |                    |           | 10                                                       | 1.1 V                                               |      |  |
|                       | )                  |           | 11                                                       | 1.2 V                                               |      |  |
|                       |                    |           | SWD Output Voltage Range                                 | Selection. Apply to Register R4B[7:1]               |      |  |
|                       | 014/5 544105       | DME       | SWD_RANGE                                                | SWD Output Voltage Range                            |      |  |
| b0                    | SWD_RANGE          | RWPE      | 0                                                        | Range: 1500 mV to 2135 mV for SWD; 5mV step         | size |  |
|                       |                    |           | 1                                                        | Range: 2200 mV to 2835 mV for SWD; 5mV step         | size |  |



## Table 148. R581

| Address:<br>Default: 0 | 58H<br>00000000B    |           |                                                      |                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                             |  |
|------------------------|---------------------|-----------|------------------------------------------------------|----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|--|
| Data Bit               | Data Name           | Attribute |                                                      | Function                                           | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | OX                          |  |
|                        |                     |           | PMIC Power Off Seque                                 | ence 0.                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | CV                          |  |
| L 7                    | 055050 0            | DWDE      | OFFSEQ_                                              | 0                                                  | Time Slot 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                             |  |
| b7                     | OFFSEQ_0            | RWPE      | 0                                                    |                                                    | Do Not Execute Config 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                             |  |
|                        |                     |           | 1                                                    |                                                    | Execute Config 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                             |  |
|                        |                     |           | Disable SWA Output R                                 | egulator in Po                                     | ower On Sequence 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                             |  |
|                        |                     | 5.4.5     | OFFSEQ_0_SW                                          | 'A_DIS                                             | SWA Output Re                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | gulator                     |  |
| b6                     | OFFSEQ_0_SWA_DIS    | RWPE      | 0                                                    |                                                    | Do Not Disable SWA Out                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | tput Regulator              |  |
|                        |                     |           | 1                                                    |                                                    | Disable SWA Output Reg                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | gulator                     |  |
|                        |                     |           | Disable SWB Output R<br>Only applicable if R4F[      | 9                                                  | ower On Sequence 0.<br>t is a Don't Care when R                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 4F[0]='1'.                  |  |
| b5                     | b5 OFFSEQ_0_SWB_DIS | RWPE      | OFFSEQ_0_SW                                          | B_DIS                                              | SWB Output Re                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | gulator                     |  |
|                        |                     |           | 0                                                    | 70                                                 | Do Not Disable SWB Output Regulator                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                             |  |
|                        |                     |           | 1 Disable SWB Output Regulator                       |                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                             |  |
|                        |                     |           | Disable SWC Output Regulator in Power On Sequence 0. |                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                             |  |
| L 4                    |                     | DWDE      | OFFSEQ_0_SWC_DIS                                     |                                                    | SWC Output Regulator                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                             |  |
| b4                     | OFFSEQ_0_SWC_DIS    | RWPE      | 0                                                    |                                                    | Do Not Disable SWC Ou                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | tput Regulator              |  |
|                        |                     |           | 1                                                    |                                                    | Disable SWC Output Regulator                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                             |  |
|                        |                     |           | Disable SWD Output Regulator in Power On Sequence 0. |                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                             |  |
| <b>LO</b>              | OFFOFO A OWD DIO    | DWDE      | OFFSEQ_0_SWD_DIS                                     |                                                    | SWD Output Regulator                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                             |  |
| b3                     | OFFSEQ_0_SWD_DIS    | RWPE      | 0                                                    |                                                    | Do Not Disable SWD Output Regulator                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                             |  |
|                        |                     |           | 1                                                    |                                                    | Disable SWD Output Re                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | gulator                     |  |
|                        |                     | 7         | Idle Time After Power                                | Off Sequence                                       | Config 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                             |  |
|                        | ~                   |           | OFFSEQ_0_IDLE                                        | Idle Time                                          | OFFSEQ_0_IDLE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Idle Time                   |  |
|                        |                     |           | 000                                                  | 0 ms                                               | 100                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 4 ms                        |  |
|                        | 400                 |           | 001                                                  | 1 ms                                               | 101                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 5 ms                        |  |
| b2 ~ b0                | b0 OFFSEQ_0_IDLE    | RWPE      | 010                                                  | 2 ms                                               | 110                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 6 ms                        |  |
| 32 50                  | 5. 1 5EQ_5_1BEE     | =         | 011                                                  | 3 ms                                               | 111                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 7 ms                        |  |
|                        |                     |           | waits sum of the soft st<br>Power Off sequence co    | op time and to<br>onfiguration rests the largest v | fter the soft-stop time explored it exected it exected it exected it exected it exected it explored it | cutes the next regulator is |  |

<sup>1.</sup> If more than one configuration register is used for power off sequence, the first register must start at R58 and it must go in sequential order to R5B to turn off all desired regulators. In other words, there must not be any gap of the register that is used for the power off sequence.



## Table 149. R59<sup>1,2</sup>

| Address<br>Default: | : 59H<br>00000000B                                                                                                        |             |                                                      |                                                           |                                                                                                                                                                                    |                              |  |
|---------------------|---------------------------------------------------------------------------------------------------------------------------|-------------|------------------------------------------------------|-----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|--|
| Data Bit            | Data Name                                                                                                                 | Attribute   |                                                      | Function                                                  | n Description                                                                                                                                                                      |                              |  |
|                     |                                                                                                                           |             | PMIC Power Off Sequ                                  | uence 1.                                                  |                                                                                                                                                                                    | GV.                          |  |
|                     |                                                                                                                           |             | OFFSEQ                                               | _1                                                        | Time Slot                                                                                                                                                                          | 1                            |  |
| b7                  | OFFSEQ_1                                                                                                                  | RWPE        | 0                                                    |                                                           | Do Not Execute Config                                                                                                                                                              | 1                            |  |
|                     |                                                                                                                           |             | 1                                                    |                                                           | Execute Config 1                                                                                                                                                                   |                              |  |
|                     |                                                                                                                           |             | Disable SWA Output F                                 | Regulator in Po                                           | wer On Sequence 1.                                                                                                                                                                 |                              |  |
|                     |                                                                                                                           |             | OFFSEQ_1_SV                                          |                                                           | SWA Output R                                                                                                                                                                       | egulator                     |  |
| b6                  | OFFSEQ_1_SWA_DIS                                                                                                          | RWPE        | 0                                                    |                                                           | Do Not Disable SWA O                                                                                                                                                               |                              |  |
|                     |                                                                                                                           |             | 1                                                    |                                                           | Disable SWA Output Re                                                                                                                                                              | , ,                          |  |
|                     | Disable SWB Output Regulator in Power On Sequence 1. Only applicable if R4F[0]='0'. This bit is a Don't Care when R4F[0]= |             |                                                      |                                                           |                                                                                                                                                                                    |                              |  |
| b5 OFFSEQ_1_SWB_DIS | RWPE                                                                                                                      | OFFSEQ_1_SV |                                                      | SWB Output R                                              |                                                                                                                                                                                    |                              |  |
|                     |                                                                                                                           |             | 0                                                    |                                                           | Do Not Disable SWB O                                                                                                                                                               | 1 0                          |  |
|                     |                                                                                                                           |             | 1 Disable SWB Output Regulator                       |                                                           |                                                                                                                                                                                    |                              |  |
|                     |                                                                                                                           | RWPE        | Disable SWC Output Regulator in Power On Sequence 1. |                                                           |                                                                                                                                                                                    |                              |  |
| b4                  | OFFEED 1 SWC DIS                                                                                                          |             | OFFSEQ_1_SWC_DIS                                     |                                                           | SWC Output R                                                                                                                                                                       | egulator                     |  |
| 04                  | OFFSEQ_1_SWC_DIS                                                                                                          |             | 0 Do Not Disable SWC Ou                              |                                                           |                                                                                                                                                                                    | utput Regulator              |  |
|                     |                                                                                                                           |             | 1                                                    |                                                           | Disable SWC Output Re                                                                                                                                                              | egulator                     |  |
|                     |                                                                                                                           |             | Disable SWD Output                                   | Regulator in Po                                           | ower On Sequence 1.                                                                                                                                                                |                              |  |
|                     | 055050 4 0005 510                                                                                                         | DMDE        | OFFSEQ_1_SWD_DIS                                     |                                                           | SWD Output Regulator                                                                                                                                                               |                              |  |
| b3                  | OFFSEQ_1_SWD_DIS                                                                                                          | RWPE        | 0                                                    |                                                           | Do Not Disable SWD Output Regulator                                                                                                                                                |                              |  |
|                     |                                                                                                                           | 40          | 1                                                    |                                                           | Disable SWD Output Regulator                                                                                                                                                       |                              |  |
|                     |                                                                                                                           |             | Idle Time After Power                                | Off Sequence                                              | Config 1.                                                                                                                                                                          |                              |  |
|                     |                                                                                                                           |             | OFFSEQ_1_IDLE                                        | Idle Time                                                 | OFFSEQ_1_IDLE                                                                                                                                                                      | Idle Time                    |  |
|                     |                                                                                                                           |             | 000                                                  | 0 ms                                                      | 100                                                                                                                                                                                | 4 ms                         |  |
|                     | _0,                                                                                                                       |             | 001                                                  | 1 ms                                                      | 101                                                                                                                                                                                | 5 ms                         |  |
| b2 ~ b0             | b2 ~ b0 OFFSEQ_1_IDLE                                                                                                     | RWPE        | 010                                                  | 2 ms                                                      | 110                                                                                                                                                                                | 6 ms                         |  |
|                     |                                                                                                                           | =           | 011                                                  | 3 ms                                                      | 111                                                                                                                                                                                | 7 ms                         |  |
|                     |                                                                                                                           |             | waits sum of the soft sequence of                    | stop time and the<br>configuration re<br>es the largest v | fter the soft-stop time extended time before it extended the second of the soft stop time  | ecutes the next regulator is |  |

<sup>1.</sup> If any regulators are enabled in R58[6:3], those regulators must be configured as '1' in this sequence.

If more than one configuration register is used for power off sequence, the first register must start at R58 and it must go in sequential order to R5B to turn off all desired regulators. In other words, there must not be any gap of the register that is used for the power off sequence.



## Table 150. R5A<sup>1,2</sup>

| Address:<br>Default: ( | : 5AH<br>00000000B  |           |                                                                                                                              |                                                             |                                                                                  | , (                             |  |
|------------------------|---------------------|-----------|------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|----------------------------------------------------------------------------------|---------------------------------|--|
| Data Bit               | Data Name           | Attribute | Function Description                                                                                                         |                                                             |                                                                                  |                                 |  |
|                        |                     |           | PMIC Power Off Sequ                                                                                                          | ience 2.                                                    |                                                                                  | $\alpha V$                      |  |
|                        | o7 OFFSEQ_2         |           | OFFSEQ                                                                                                                       | _2                                                          | Time Slot                                                                        | 2                               |  |
| b7                     |                     |           | 0                                                                                                                            | D                                                           | o Not Execute Config                                                             | 2                               |  |
|                        |                     |           | 1                                                                                                                            | E                                                           | xecute Config 2                                                                  |                                 |  |
|                        |                     |           | Disable SWA Output I                                                                                                         | Regulator in Pow                                            | er On Sequence 2.                                                                |                                 |  |
|                        |                     |           | OFFSEQ_2_S\                                                                                                                  | VA_DIS                                                      | SWA Output R                                                                     | egulator                        |  |
| b6                     | OFFSEQ_2_SWA_DIS    | RWPE      | 0                                                                                                                            | De                                                          | o Not Disable SWA Ou                                                             | utput Regulator                 |  |
|                        |                     |           | 1                                                                                                                            | Di                                                          | sable SWA Output Re                                                              | egulator                        |  |
|                        |                     |           | Disable SWB Output<br>Only applicable if R4F                                                                                 | -                                                           |                                                                                  | R4F[0]='1'.                     |  |
| b5                     | b5 OFFSEQ_2_SWB_DIS |           | OFFSEQ_2_S\                                                                                                                  | WB_DIS                                                      | SWB Output R                                                                     | egulator                        |  |
|                        |                     |           | 0                                                                                                                            |                                                             | o Not Disable SWB Output Regulator                                               |                                 |  |
|                        |                     |           | 1 Disable SWB Output Regulator                                                                                               |                                                             |                                                                                  | egulator                        |  |
|                        |                     |           | Disable SWC Output Regulator in Power On Sequence 2.                                                                         |                                                             |                                                                                  |                                 |  |
| b4                     | OFFSEQ_2_SWC_DIS    | RWPE      | OFFSEQ_2_SWC_DIS                                                                                                             |                                                             | SWC Output R                                                                     | egulator                        |  |
| 04                     | OFF3EQ_2_3WC_DIS    | KWFL      | 0                                                                                                                            |                                                             | Do Not Disable SWC Output Regulator                                              |                                 |  |
|                        |                     |           | 1                                                                                                                            | Di                                                          | sable SWC Output Re                                                              | egulator                        |  |
|                        |                     |           | Disable SWD Output                                                                                                           | Regulator in Pov                                            | ver On Sequence 2.                                                               |                                 |  |
|                        | 055050 0 014/5 510  | DIMPE     | OFFSEQ_2_SWD_DIS                                                                                                             |                                                             | SWD Output Regulator                                                             |                                 |  |
| b3                     | OFFSEQ_2_SWD_DIS    | RWPE      | 0                                                                                                                            |                                                             | Do Not Disable SWD Output Regulator                                              |                                 |  |
|                        |                     | 40        | 1 [                                                                                                                          |                                                             | Disable SWD Output Regulator                                                     |                                 |  |
|                        |                     |           | Idle Time After Power                                                                                                        | Off Sequence C                                              | onfig 2.                                                                         |                                 |  |
|                        |                     |           | OFFSEQ_2_IDLE                                                                                                                | Idle Time                                                   | OFFSEQ_2_IDLE                                                                    | Idle Time                       |  |
|                        |                     |           | 000                                                                                                                          | 0 ms                                                        | 100                                                                              | 4 ms                            |  |
|                        | (C)                 |           | 001                                                                                                                          | 1 ms                                                        | 101                                                                              | 5 ms                            |  |
| b2 ~ b0                | OFFSEQ_2_IDLE       | RWPE      | 010                                                                                                                          | 2 ms                                                        | 110                                                                              | 6 ms                            |  |
| == 55                  |                     |           | 011                                                                                                                          | 3 ms                                                        | 111                                                                              | 7 ms                            |  |
|                        |                     |           | The idle time is the ac<br>waits sum of the soft:<br>Power Off sequence of<br>enabled, the PMIC us<br>regulators that are en | stop time and the<br>configuration reg<br>es the largest va | e idle time before it ex-<br>ister. If more than one<br>lue of the soft stop tin | ecutes the next<br>regulator is |  |

<sup>1.</sup> If any regulators are enabled in R58[6:3] or R59[6:3], those regulators must be configured as '1' in this sequence.

If more than one configuration register is used for power off sequence, the first register must start at R58 and it must go in sequential order to R5B to turn off all desired regulators. In other words, there must not be any gap of the register that is used for the power off sequence.



## Table 151. R5B<sup>1,2</sup>

|          | Address: 5BH<br>Default: 0000000B |           |                                                                     |                                                           |  |  |  |  |  |
|----------|-----------------------------------|-----------|---------------------------------------------------------------------|-----------------------------------------------------------|--|--|--|--|--|
| Data Bit | Data Name                         | Attribute | Functi                                                              | on Description                                            |  |  |  |  |  |
|          |                                   |           | PMIC Power Off Sequence 3.                                          | Ċ.V                                                       |  |  |  |  |  |
| b7       | OFFSEQ 3                          | RWPE      | OFFSEQ_3                                                            | Time Slot 3                                               |  |  |  |  |  |
| D7       | OFFSEQ_3                          | KWFE      | 0                                                                   | Do Not Execute Config 3                                   |  |  |  |  |  |
|          |                                   |           | 1                                                                   | Execute Config 3                                          |  |  |  |  |  |
|          |                                   |           | Disable SWA Output Regulator in                                     | Power On Sequence 3.                                      |  |  |  |  |  |
| h-0      |                                   | DWDE      | OFFSEQ_3_SWA_DIS                                                    | SWA Output Regulator                                      |  |  |  |  |  |
| b6       | OFFSEQ_3_SWA_DIS                  | RWPE      | 0                                                                   | Do Not Disable SWA Output Regulator                       |  |  |  |  |  |
|          |                                   |           | 1                                                                   | Disable SWA Output Regulator                              |  |  |  |  |  |
|          | OFFSEQ_3_SWB_DIS                  |           | Disable SWB Output Regulator in Only applicable if R4F[0]='0'. This | Power On Sequence 3. bit is a Don't Care when R4F[0]='1'. |  |  |  |  |  |
| b5       |                                   | RWPE      | OFFSEQ_3_SWB_DIS                                                    | SWB Output Regulator                                      |  |  |  |  |  |
|          |                                   |           | 0                                                                   | Do Not Disable SWB Output Regulator                       |  |  |  |  |  |
|          |                                   |           | 1                                                                   | Disable SWB Output Regulator                              |  |  |  |  |  |
|          |                                   |           | Disable SWC Output Regulator in Power On Sequence 3.                |                                                           |  |  |  |  |  |
| b4       | OFFSEQ 3 SWC DIS                  | RWPE      | OFFSEQ_3_SWC_DIS                                                    | SWC Output Regulator                                      |  |  |  |  |  |
| 04       | OFFSEQ_3_SWC_DIS                  | KWFE      | 0                                                                   | Do Not Disable SWC Output Regulator                       |  |  |  |  |  |
|          |                                   |           | 1                                                                   | Disable SWC Output Regulator                              |  |  |  |  |  |
|          |                                   |           | Disable SWD Output Regulator in                                     | Power On Sequence 3.                                      |  |  |  |  |  |
| b3       | OFFERD 3 SWD DIS                  | RWPE      | OFFSEQ_3_SWD_DIS                                                    | SWD Output Regulator                                      |  |  |  |  |  |
| us<br>I  | OFFSEQ_3_SWD_DIS                  | KWPE      | 0                                                                   | Do Not Disable SWD Output Regulator                       |  |  |  |  |  |
|          |                                   |           | 1                                                                   | Disable SWD Output Regulator                              |  |  |  |  |  |
| b2 ~ b0  | Reserved                          | RV        | Reserved                                                            |                                                           |  |  |  |  |  |

<sup>1.</sup> If any regulators are enabled in R58[6:3] or R59[6:3] or R5A[6:3], those regulators must be configured as '1' in this sequence.

<sup>2.</sup> If more than one configuration register is used for power off sequence, the first register must start at R58 and it must go in sequential order to R5B to turn off all desired regulators. In other words, there must not be any gap of the register that is used for power off sequence.



## Table 152. R5D

| Address<br>Default: | : 5DH<br>00100010B |           |                                               |                   |                |            |
|---------------------|--------------------|-----------|-----------------------------------------------|-------------------|----------------|------------|
| Data Bit            | Data Name          | Attribute |                                               | Function          | Description    | OV         |
|                     |                    |           | SWA Output Regulator for buck regulator to g  |                   |                |            |
|                     |                    |           | SWA_SSTRT_TIME                                | SSTRT Time        | SWA_SSTRT_TIME | SSTRT Time |
| o7 ~ b5             | SWA SSTRT TIME     | RWPE      | 000                                           | 1 ms              | 100            | 8 ms       |
|                     |                    | TWI E     | 001                                           | 2 ms              | 101            | 10 ms      |
|                     |                    |           | 010                                           | 4 ms              | 110            | 12 ms      |
|                     |                    |           | 011                                           | 6 ms              | 111            | 14 ms      |
| 04                  | Reserved           | RV        | Reserved                                      |                   | -0             |            |
| b4                  |                    |           | SWB Output Regulator for buck regulator to go | o from 0 V to the |                |            |
|                     |                    |           | SWB_SSTRT_TIME                                | SSTRT Time        | SWB_SSTRT_TIME | SSTRT Time |
| 3 ~ b1              | SWB_SSTRT_TIME     | RWPE      | 000                                           | 1 ms              | 100            | 8 ms       |
|                     |                    |           | 001                                           | 2 ms              | 101            | 10 ms      |
|                     |                    |           | 010                                           | 4 ms              | 110            | 12 ms      |
|                     |                    |           | 011                                           | 6 ms              | 111            | 14 ms      |
| 00                  | Reserved           | RV        | Reserved                                      |                   |                |            |

Table 153. R5E (Sheet 1 of 2)

|          | Address: 5EH<br>Default: 00100010B |           |                                              |            |                |            |  |  |
|----------|------------------------------------|-----------|----------------------------------------------|------------|----------------|------------|--|--|
| Data Bit | Data Name                          | Attribute |                                              | Function   | Description    |            |  |  |
|          |                                    | 9         | SWC Output Regulator for buck regulator to g |            |                |            |  |  |
|          |                                    |           | SWC_SSTRT_TIME                               | SSTRT Time | SWC_SSTRT_TIME | SSTRT Time |  |  |
| b7 ~ b5  | SWC_SSTRT_TIME                     | IE RWPE   | 000                                          | 1 ms       | 100            | 8 ms       |  |  |
|          | 70                                 |           | 001                                          | 2 ms       | 101            | 10 ms      |  |  |
|          |                                    |           | 010                                          | 4 ms       | 110            | 12 ms      |  |  |
|          | 1                                  |           | 011                                          | 6 ms       | 111            | 14 ms      |  |  |
| b4       | Reserved                           | RV        | Reserved                                     |            |                |            |  |  |



# Table 153. R5E (Sheet 2 of 2)

|          | Address: 5EH<br>Default: 00100010B |           |                                                                          |                  |                |                        |  |  |  |  |  |
|----------|------------------------------------|-----------|--------------------------------------------------------------------------|------------------|----------------|------------------------|--|--|--|--|--|
| Data Bit | Data Name                          | Attribute |                                                                          | Function         | Description    |                        |  |  |  |  |  |
|          |                                    |           | SWD Output Regulate<br>for buck regulator to g<br>Only applicable if R4F | o from 0V to the |                | s is the time it takes |  |  |  |  |  |
|          |                                    |           | SWD_SSTRT_TIME                                                           | SSTRT Time       | SWD_SSTRT_TIME | SSTRT Time             |  |  |  |  |  |
| b3 ~ b1  | SWD_SSTRT_TIME                     | RWPE      | 000                                                                      | 1 ms             | 100            | 8 ms                   |  |  |  |  |  |
|          |                                    |           | 001                                                                      | 2 ms             | 101            | 10 ms                  |  |  |  |  |  |
|          |                                    |           | 010                                                                      | 4 ms             | 110            | 12 ms                  |  |  |  |  |  |
|          |                                    |           | 011                                                                      | 6 ms             | 111            | 14 ms                  |  |  |  |  |  |
| b0       | Reserved                           | RV        | Reserved                                                                 |                  | 5              |                        |  |  |  |  |  |



# 5 Mechanical Package Data

Figure 28. Package Outline



| Symbol  | Dimension in mm |      |      | Dimension innch |        |        |
|---------|-----------------|------|------|-----------------|--------|--------|
|         | Min.            | Nom. | Max. | Min.            | Nom.   | Max.   |
| Α       | 0.80            | 0.85 | 0.90 | 0.0315          | 0.0335 | 0.0354 |
| A1      | 0.00            |      | 0.05 | 0.0000          |        | 0.0020 |
| A2      | 0.20 Ref.       |      |      | 0.0079 Ref.     |        |        |
| D       | 4.95            | 5.00 | 5.05 | 0.1949          | 0.1969 | 0.1988 |
| E       | 4.95            | 5.00 | 5.05 | 0.1949          | 0.1969 | 0.1988 |
| b (22x) | 0.15            | 0.20 | 0.25 | 0.0059          | 0.0079 | 0.0098 |
| b1 (8x) | 0.20            | 0.25 | 0.30 | 0.0079          | 0.0098 | 0.0118 |
| b2      | 0.45            | 0.50 | 0.55 | 0.0117          | 0.0197 | 0.0217 |
| b3 (4x) | 0.30            | 0.35 | 0.40 | 0.0118          | 0.0138 | 0.0157 |
| e (12x) | 0.400 BSC       |      |      | 0.0157 BSC      |        |        |
| e1 (4x) | 0.425 BSC       |      |      | 0.0167 BSC      |        |        |
| e2 (4x) | 0.500 BSC       |      |      | 0.0197 BSC      |        |        |
| e3 (4x) | 0.550 BSC       |      |      | 0.0217 BSC      |        |        |
| e4 (4x) | 0.475 BSC       |      |      | 0.0187 BSC      |        |        |
| e5 (4x) | 0.450 BSC       |      |      | 0.0177 BSC      |        |        |
| e6 (4x) | 0.600 BSC       |      |      | 0.0236 BSC      |        |        |
| L (18x) | 0.60            | 0.65 | 0.70 | 0.0236          | 0.0256 | 0.0276 |
| L1 (8x) | 0.70            | 0.75 | 0.80 | 0.0276          | 0.0295 | 0.0315 |
| L2 (8x) | 1.65            | 1.70 | 1.75 | 0.0650          | 0.0669 | 0.0689 |
| s (8x)  | 0.15            | 0.20 | 0.25 | 0.0059          | 0.0079 | 0.0098 |

# **Taping Specification**



Feed Direction

| Package      | Q'TY/Reel |  |  |
|--------------|-----------|--|--|
| FCQFN5X5 -35 | 3,000 ea  |  |  |